mcf5206.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * Motorola ColdFire MCF5206 SoC embedded peripheral emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/error-report.h"
  10. #include "cpu.h"
  11. #include "hw/hw.h"
  12. #include "hw/irq.h"
  13. #include "hw/m68k/mcf.h"
  14. #include "qemu/timer.h"
  15. #include "hw/ptimer.h"
  16. #include "sysemu/sysemu.h"
  17. /* General purpose timer module. */
  18. typedef struct {
  19. uint16_t tmr;
  20. uint16_t trr;
  21. uint16_t tcr;
  22. uint16_t ter;
  23. ptimer_state *timer;
  24. qemu_irq irq;
  25. int irq_state;
  26. } m5206_timer_state;
  27. #define TMR_RST 0x01
  28. #define TMR_CLK 0x06
  29. #define TMR_FRR 0x08
  30. #define TMR_ORI 0x10
  31. #define TMR_OM 0x20
  32. #define TMR_CE 0xc0
  33. #define TER_CAP 0x01
  34. #define TER_REF 0x02
  35. static void m5206_timer_update(m5206_timer_state *s)
  36. {
  37. if ((s->tmr & TMR_ORI) != 0 && (s->ter & TER_REF))
  38. qemu_irq_raise(s->irq);
  39. else
  40. qemu_irq_lower(s->irq);
  41. }
  42. static void m5206_timer_reset(m5206_timer_state *s)
  43. {
  44. s->tmr = 0;
  45. s->trr = 0;
  46. }
  47. static void m5206_timer_recalibrate(m5206_timer_state *s)
  48. {
  49. int prescale;
  50. int mode;
  51. ptimer_transaction_begin(s->timer);
  52. ptimer_stop(s->timer);
  53. if ((s->tmr & TMR_RST) == 0) {
  54. goto exit;
  55. }
  56. prescale = (s->tmr >> 8) + 1;
  57. mode = (s->tmr >> 1) & 3;
  58. if (mode == 2)
  59. prescale *= 16;
  60. if (mode == 3 || mode == 0)
  61. hw_error("m5206_timer: mode %d not implemented\n", mode);
  62. if ((s->tmr & TMR_FRR) == 0)
  63. hw_error("m5206_timer: free running mode not implemented\n");
  64. /* Assume 66MHz system clock. */
  65. ptimer_set_freq(s->timer, 66000000 / prescale);
  66. ptimer_set_limit(s->timer, s->trr, 0);
  67. ptimer_run(s->timer, 0);
  68. exit:
  69. ptimer_transaction_commit(s->timer);
  70. }
  71. static void m5206_timer_trigger(void *opaque)
  72. {
  73. m5206_timer_state *s = (m5206_timer_state *)opaque;
  74. s->ter |= TER_REF;
  75. m5206_timer_update(s);
  76. }
  77. static uint32_t m5206_timer_read(m5206_timer_state *s, uint32_t addr)
  78. {
  79. switch (addr) {
  80. case 0:
  81. return s->tmr;
  82. case 4:
  83. return s->trr;
  84. case 8:
  85. return s->tcr;
  86. case 0xc:
  87. return s->trr - ptimer_get_count(s->timer);
  88. case 0x11:
  89. return s->ter;
  90. default:
  91. return 0;
  92. }
  93. }
  94. static void m5206_timer_write(m5206_timer_state *s, uint32_t addr, uint32_t val)
  95. {
  96. switch (addr) {
  97. case 0:
  98. if ((s->tmr & TMR_RST) != 0 && (val & TMR_RST) == 0) {
  99. m5206_timer_reset(s);
  100. }
  101. s->tmr = val;
  102. m5206_timer_recalibrate(s);
  103. break;
  104. case 4:
  105. s->trr = val;
  106. m5206_timer_recalibrate(s);
  107. break;
  108. case 8:
  109. s->tcr = val;
  110. break;
  111. case 0xc:
  112. ptimer_transaction_begin(s->timer);
  113. ptimer_set_count(s->timer, val);
  114. ptimer_transaction_commit(s->timer);
  115. break;
  116. case 0x11:
  117. s->ter &= ~val;
  118. break;
  119. default:
  120. break;
  121. }
  122. m5206_timer_update(s);
  123. }
  124. static m5206_timer_state *m5206_timer_init(qemu_irq irq)
  125. {
  126. m5206_timer_state *s;
  127. s = g_new0(m5206_timer_state, 1);
  128. s->timer = ptimer_init(m5206_timer_trigger, s, PTIMER_POLICY_DEFAULT);
  129. s->irq = irq;
  130. m5206_timer_reset(s);
  131. return s;
  132. }
  133. /* System Integration Module. */
  134. typedef struct {
  135. M68kCPU *cpu;
  136. MemoryRegion iomem;
  137. m5206_timer_state *timer[2];
  138. void *uart[2];
  139. uint8_t scr;
  140. uint8_t icr[14];
  141. uint16_t imr; /* 1 == interrupt is masked. */
  142. uint16_t ipr;
  143. uint8_t rsr;
  144. uint8_t swivr;
  145. uint8_t par;
  146. /* Include the UART vector registers here. */
  147. uint8_t uivr[2];
  148. } m5206_mbar_state;
  149. /* Interrupt controller. */
  150. static int m5206_find_pending_irq(m5206_mbar_state *s)
  151. {
  152. int level;
  153. int vector;
  154. uint16_t active;
  155. int i;
  156. level = 0;
  157. vector = 0;
  158. active = s->ipr & ~s->imr;
  159. if (!active)
  160. return 0;
  161. for (i = 1; i < 14; i++) {
  162. if (active & (1 << i)) {
  163. if ((s->icr[i] & 0x1f) > level) {
  164. level = s->icr[i] & 0x1f;
  165. vector = i;
  166. }
  167. }
  168. }
  169. if (level < 4)
  170. vector = 0;
  171. return vector;
  172. }
  173. static void m5206_mbar_update(m5206_mbar_state *s)
  174. {
  175. int irq;
  176. int vector;
  177. int level;
  178. irq = m5206_find_pending_irq(s);
  179. if (irq) {
  180. int tmp;
  181. tmp = s->icr[irq];
  182. level = (tmp >> 2) & 7;
  183. if (tmp & 0x80) {
  184. /* Autovector. */
  185. vector = 24 + level;
  186. } else {
  187. switch (irq) {
  188. case 8: /* SWT */
  189. vector = s->swivr;
  190. break;
  191. case 12: /* UART1 */
  192. vector = s->uivr[0];
  193. break;
  194. case 13: /* UART2 */
  195. vector = s->uivr[1];
  196. break;
  197. default:
  198. /* Unknown vector. */
  199. error_report("Unhandled vector for IRQ %d", irq);
  200. vector = 0xf;
  201. break;
  202. }
  203. }
  204. } else {
  205. level = 0;
  206. vector = 0;
  207. }
  208. m68k_set_irq_level(s->cpu, level, vector);
  209. }
  210. static void m5206_mbar_set_irq(void *opaque, int irq, int level)
  211. {
  212. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  213. if (level) {
  214. s->ipr |= 1 << irq;
  215. } else {
  216. s->ipr &= ~(1 << irq);
  217. }
  218. m5206_mbar_update(s);
  219. }
  220. /* System Integration Module. */
  221. static void m5206_mbar_reset(m5206_mbar_state *s)
  222. {
  223. s->scr = 0xc0;
  224. s->icr[1] = 0x04;
  225. s->icr[2] = 0x08;
  226. s->icr[3] = 0x0c;
  227. s->icr[4] = 0x10;
  228. s->icr[5] = 0x14;
  229. s->icr[6] = 0x18;
  230. s->icr[7] = 0x1c;
  231. s->icr[8] = 0x1c;
  232. s->icr[9] = 0x80;
  233. s->icr[10] = 0x80;
  234. s->icr[11] = 0x80;
  235. s->icr[12] = 0x00;
  236. s->icr[13] = 0x00;
  237. s->imr = 0x3ffe;
  238. s->rsr = 0x80;
  239. s->swivr = 0x0f;
  240. s->par = 0;
  241. }
  242. static uint64_t m5206_mbar_read(m5206_mbar_state *s,
  243. uint64_t offset, unsigned size)
  244. {
  245. if (offset >= 0x100 && offset < 0x120) {
  246. return m5206_timer_read(s->timer[0], offset - 0x100);
  247. } else if (offset >= 0x120 && offset < 0x140) {
  248. return m5206_timer_read(s->timer[1], offset - 0x120);
  249. } else if (offset >= 0x140 && offset < 0x160) {
  250. return mcf_uart_read(s->uart[0], offset - 0x140, size);
  251. } else if (offset >= 0x180 && offset < 0x1a0) {
  252. return mcf_uart_read(s->uart[1], offset - 0x180, size);
  253. }
  254. switch (offset) {
  255. case 0x03: return s->scr;
  256. case 0x14 ... 0x20: return s->icr[offset - 0x13];
  257. case 0x36: return s->imr;
  258. case 0x3a: return s->ipr;
  259. case 0x40: return s->rsr;
  260. case 0x41: return 0;
  261. case 0x42: return s->swivr;
  262. case 0x50:
  263. /* DRAM mask register. */
  264. /* FIXME: currently hardcoded to 128Mb. */
  265. {
  266. uint32_t mask = ~0;
  267. while (mask > ram_size)
  268. mask >>= 1;
  269. return mask & 0x0ffe0000;
  270. }
  271. case 0x5c: return 1; /* DRAM bank 1 empty. */
  272. case 0xcb: return s->par;
  273. case 0x170: return s->uivr[0];
  274. case 0x1b0: return s->uivr[1];
  275. }
  276. hw_error("Bad MBAR read offset 0x%x", (int)offset);
  277. return 0;
  278. }
  279. static void m5206_mbar_write(m5206_mbar_state *s, uint32_t offset,
  280. uint64_t value, unsigned size)
  281. {
  282. if (offset >= 0x100 && offset < 0x120) {
  283. m5206_timer_write(s->timer[0], offset - 0x100, value);
  284. return;
  285. } else if (offset >= 0x120 && offset < 0x140) {
  286. m5206_timer_write(s->timer[1], offset - 0x120, value);
  287. return;
  288. } else if (offset >= 0x140 && offset < 0x160) {
  289. mcf_uart_write(s->uart[0], offset - 0x140, value, size);
  290. return;
  291. } else if (offset >= 0x180 && offset < 0x1a0) {
  292. mcf_uart_write(s->uart[1], offset - 0x180, value, size);
  293. return;
  294. }
  295. switch (offset) {
  296. case 0x03:
  297. s->scr = value;
  298. break;
  299. case 0x14 ... 0x20:
  300. s->icr[offset - 0x13] = value;
  301. m5206_mbar_update(s);
  302. break;
  303. case 0x36:
  304. s->imr = value;
  305. m5206_mbar_update(s);
  306. break;
  307. case 0x40:
  308. s->rsr &= ~value;
  309. break;
  310. case 0x41:
  311. /* TODO: implement watchdog. */
  312. break;
  313. case 0x42:
  314. s->swivr = value;
  315. break;
  316. case 0xcb:
  317. s->par = value;
  318. break;
  319. case 0x170:
  320. s->uivr[0] = value;
  321. break;
  322. case 0x178: case 0x17c: case 0x1c8: case 0x1bc:
  323. /* Not implemented: UART Output port bits. */
  324. break;
  325. case 0x1b0:
  326. s->uivr[1] = value;
  327. break;
  328. default:
  329. hw_error("Bad MBAR write offset 0x%x", (int)offset);
  330. break;
  331. }
  332. }
  333. /* Internal peripherals use a variety of register widths.
  334. This lookup table allows a single routine to handle all of them. */
  335. static const uint8_t m5206_mbar_width[] =
  336. {
  337. /* 000-040 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2, 2, 2,
  338. /* 040-080 */ 1, 2, 2, 2, 4, 1, 2, 4, 1, 2, 4, 2, 2, 4, 2, 2,
  339. /* 080-0c0 */ 4, 2, 2, 4, 2, 2, 4, 2, 2, 4, 2, 2, 4, 2, 2, 4,
  340. /* 0c0-100 */ 2, 2, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  341. /* 100-140 */ 2, 2, 2, 2, 1, 0, 0, 0, 2, 2, 2, 2, 1, 0, 0, 0,
  342. /* 140-180 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  343. /* 180-1c0 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  344. /* 1c0-200 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  345. };
  346. static uint32_t m5206_mbar_readw(void *opaque, hwaddr offset);
  347. static uint32_t m5206_mbar_readl(void *opaque, hwaddr offset);
  348. static uint32_t m5206_mbar_readb(void *opaque, hwaddr offset)
  349. {
  350. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  351. offset &= 0x3ff;
  352. if (offset >= 0x200) {
  353. hw_error("Bad MBAR read offset 0x%x", (int)offset);
  354. }
  355. if (m5206_mbar_width[offset >> 2] > 1) {
  356. uint16_t val;
  357. val = m5206_mbar_readw(opaque, offset & ~1);
  358. if ((offset & 1) == 0) {
  359. val >>= 8;
  360. }
  361. return val & 0xff;
  362. }
  363. return m5206_mbar_read(s, offset, 1);
  364. }
  365. static uint32_t m5206_mbar_readw(void *opaque, hwaddr offset)
  366. {
  367. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  368. int width;
  369. offset &= 0x3ff;
  370. if (offset >= 0x200) {
  371. hw_error("Bad MBAR read offset 0x%x", (int)offset);
  372. }
  373. width = m5206_mbar_width[offset >> 2];
  374. if (width > 2) {
  375. uint32_t val;
  376. val = m5206_mbar_readl(opaque, offset & ~3);
  377. if ((offset & 3) == 0)
  378. val >>= 16;
  379. return val & 0xffff;
  380. } else if (width < 2) {
  381. uint16_t val;
  382. val = m5206_mbar_readb(opaque, offset) << 8;
  383. val |= m5206_mbar_readb(opaque, offset + 1);
  384. return val;
  385. }
  386. return m5206_mbar_read(s, offset, 2);
  387. }
  388. static uint32_t m5206_mbar_readl(void *opaque, hwaddr offset)
  389. {
  390. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  391. int width;
  392. offset &= 0x3ff;
  393. if (offset >= 0x200) {
  394. hw_error("Bad MBAR read offset 0x%x", (int)offset);
  395. }
  396. width = m5206_mbar_width[offset >> 2];
  397. if (width < 4) {
  398. uint32_t val;
  399. val = m5206_mbar_readw(opaque, offset) << 16;
  400. val |= m5206_mbar_readw(opaque, offset + 2);
  401. return val;
  402. }
  403. return m5206_mbar_read(s, offset, 4);
  404. }
  405. static void m5206_mbar_writew(void *opaque, hwaddr offset,
  406. uint32_t value);
  407. static void m5206_mbar_writel(void *opaque, hwaddr offset,
  408. uint32_t value);
  409. static void m5206_mbar_writeb(void *opaque, hwaddr offset,
  410. uint32_t value)
  411. {
  412. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  413. int width;
  414. offset &= 0x3ff;
  415. if (offset >= 0x200) {
  416. hw_error("Bad MBAR write offset 0x%x", (int)offset);
  417. }
  418. width = m5206_mbar_width[offset >> 2];
  419. if (width > 1) {
  420. uint32_t tmp;
  421. tmp = m5206_mbar_readw(opaque, offset & ~1);
  422. if (offset & 1) {
  423. tmp = (tmp & 0xff00) | value;
  424. } else {
  425. tmp = (tmp & 0x00ff) | (value << 8);
  426. }
  427. m5206_mbar_writew(opaque, offset & ~1, tmp);
  428. return;
  429. }
  430. m5206_mbar_write(s, offset, value, 1);
  431. }
  432. static void m5206_mbar_writew(void *opaque, hwaddr offset,
  433. uint32_t value)
  434. {
  435. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  436. int width;
  437. offset &= 0x3ff;
  438. if (offset >= 0x200) {
  439. hw_error("Bad MBAR write offset 0x%x", (int)offset);
  440. }
  441. width = m5206_mbar_width[offset >> 2];
  442. if (width > 2) {
  443. uint32_t tmp;
  444. tmp = m5206_mbar_readl(opaque, offset & ~3);
  445. if (offset & 3) {
  446. tmp = (tmp & 0xffff0000) | value;
  447. } else {
  448. tmp = (tmp & 0x0000ffff) | (value << 16);
  449. }
  450. m5206_mbar_writel(opaque, offset & ~3, tmp);
  451. return;
  452. } else if (width < 2) {
  453. m5206_mbar_writeb(opaque, offset, value >> 8);
  454. m5206_mbar_writeb(opaque, offset + 1, value & 0xff);
  455. return;
  456. }
  457. m5206_mbar_write(s, offset, value, 2);
  458. }
  459. static void m5206_mbar_writel(void *opaque, hwaddr offset,
  460. uint32_t value)
  461. {
  462. m5206_mbar_state *s = (m5206_mbar_state *)opaque;
  463. int width;
  464. offset &= 0x3ff;
  465. if (offset >= 0x200) {
  466. hw_error("Bad MBAR write offset 0x%x", (int)offset);
  467. }
  468. width = m5206_mbar_width[offset >> 2];
  469. if (width < 4) {
  470. m5206_mbar_writew(opaque, offset, value >> 16);
  471. m5206_mbar_writew(opaque, offset + 2, value & 0xffff);
  472. return;
  473. }
  474. m5206_mbar_write(s, offset, value, 4);
  475. }
  476. static uint64_t m5206_mbar_readfn(void *opaque, hwaddr addr, unsigned size)
  477. {
  478. switch (size) {
  479. case 1:
  480. return m5206_mbar_readb(opaque, addr);
  481. case 2:
  482. return m5206_mbar_readw(opaque, addr);
  483. case 4:
  484. return m5206_mbar_readl(opaque, addr);
  485. default:
  486. g_assert_not_reached();
  487. }
  488. }
  489. static void m5206_mbar_writefn(void *opaque, hwaddr addr,
  490. uint64_t value, unsigned size)
  491. {
  492. switch (size) {
  493. case 1:
  494. m5206_mbar_writeb(opaque, addr, value);
  495. break;
  496. case 2:
  497. m5206_mbar_writew(opaque, addr, value);
  498. break;
  499. case 4:
  500. m5206_mbar_writel(opaque, addr, value);
  501. break;
  502. default:
  503. g_assert_not_reached();
  504. }
  505. }
  506. static const MemoryRegionOps m5206_mbar_ops = {
  507. .read = m5206_mbar_readfn,
  508. .write = m5206_mbar_writefn,
  509. .valid.min_access_size = 1,
  510. .valid.max_access_size = 4,
  511. .endianness = DEVICE_NATIVE_ENDIAN,
  512. };
  513. qemu_irq *mcf5206_init(MemoryRegion *sysmem, uint32_t base, M68kCPU *cpu)
  514. {
  515. m5206_mbar_state *s;
  516. qemu_irq *pic;
  517. s = g_new0(m5206_mbar_state, 1);
  518. memory_region_init_io(&s->iomem, NULL, &m5206_mbar_ops, s,
  519. "mbar", 0x00001000);
  520. memory_region_add_subregion(sysmem, base, &s->iomem);
  521. pic = qemu_allocate_irqs(m5206_mbar_set_irq, s, 14);
  522. s->timer[0] = m5206_timer_init(pic[9]);
  523. s->timer[1] = m5206_timer_init(pic[10]);
  524. s->uart[0] = mcf_uart_init(pic[12], serial_hd(0));
  525. s->uart[1] = mcf_uart_init(pic[13], serial_hd(1));
  526. s->cpu = cpu;
  527. m5206_mbar_reset(s);
  528. return pic;
  529. }