isa-superio.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * Generic ISA Super I/O
  3. *
  4. * Copyright (c) 2010-2012 Herve Poussineau
  5. * Copyright (c) 2011-2012 Andreas Färber
  6. * Copyright (c) 2018 Philippe Mathieu-Daudé
  7. *
  8. * This code is licensed under the GNU GPLv2 and later.
  9. * See the COPYING file in the top-level directory.
  10. * SPDX-License-Identifier: GPL-2.0-or-later
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/error-report.h"
  14. #include "qemu/module.h"
  15. #include "qapi/error.h"
  16. #include "sysemu/sysemu.h"
  17. #include "sysemu/blockdev.h"
  18. #include "chardev/char.h"
  19. #include "hw/isa/superio.h"
  20. #include "hw/qdev-properties.h"
  21. #include "hw/input/i8042.h"
  22. #include "hw/char/serial.h"
  23. #include "trace.h"
  24. static void isa_superio_realize(DeviceState *dev, Error **errp)
  25. {
  26. ISASuperIODevice *sio = ISA_SUPERIO(dev);
  27. ISASuperIOClass *k = ISA_SUPERIO_GET_CLASS(sio);
  28. ISABus *bus = isa_bus_from_device(ISA_DEVICE(dev));
  29. ISADevice *isa;
  30. DeviceState *d;
  31. Chardev *chr;
  32. DriveInfo *drive;
  33. char *name;
  34. int i;
  35. /* Parallel port */
  36. for (i = 0; i < k->parallel.count; i++) {
  37. if (i >= ARRAY_SIZE(sio->parallel)) {
  38. warn_report("superio: ignoring %td parallel controllers",
  39. k->parallel.count - ARRAY_SIZE(sio->parallel));
  40. break;
  41. }
  42. if (!k->parallel.is_enabled || k->parallel.is_enabled(sio, i)) {
  43. /* FIXME use a qdev chardev prop instead of parallel_hds[] */
  44. chr = parallel_hds[i];
  45. if (chr == NULL) {
  46. name = g_strdup_printf("discarding-parallel%d", i);
  47. chr = qemu_chr_new(name, "null", NULL);
  48. } else {
  49. name = g_strdup_printf("parallel%d", i);
  50. }
  51. isa = isa_create(bus, "isa-parallel");
  52. d = DEVICE(isa);
  53. qdev_prop_set_uint32(d, "index", i);
  54. if (k->parallel.get_iobase) {
  55. qdev_prop_set_uint32(d, "iobase",
  56. k->parallel.get_iobase(sio, i));
  57. }
  58. if (k->parallel.get_irq) {
  59. qdev_prop_set_uint32(d, "irq", k->parallel.get_irq(sio, i));
  60. }
  61. qdev_prop_set_chr(d, "chardev", chr);
  62. qdev_init_nofail(d);
  63. sio->parallel[i] = isa;
  64. trace_superio_create_parallel(i,
  65. k->parallel.get_iobase ?
  66. k->parallel.get_iobase(sio, i) : -1,
  67. k->parallel.get_irq ?
  68. k->parallel.get_irq(sio, i) : -1);
  69. object_property_add_child(OBJECT(dev), name,
  70. OBJECT(sio->parallel[i]), NULL);
  71. g_free(name);
  72. }
  73. }
  74. /* Serial */
  75. for (i = 0; i < k->serial.count; i++) {
  76. if (i >= ARRAY_SIZE(sio->serial)) {
  77. warn_report("superio: ignoring %td serial controllers",
  78. k->serial.count - ARRAY_SIZE(sio->serial));
  79. break;
  80. }
  81. if (!k->serial.is_enabled || k->serial.is_enabled(sio, i)) {
  82. /* FIXME use a qdev chardev prop instead of serial_hd() */
  83. chr = serial_hd(i);
  84. if (chr == NULL) {
  85. name = g_strdup_printf("discarding-serial%d", i);
  86. chr = qemu_chr_new(name, "null", NULL);
  87. } else {
  88. name = g_strdup_printf("serial%d", i);
  89. }
  90. isa = isa_create(bus, TYPE_ISA_SERIAL);
  91. d = DEVICE(isa);
  92. qdev_prop_set_uint32(d, "index", i);
  93. if (k->serial.get_iobase) {
  94. qdev_prop_set_uint32(d, "iobase",
  95. k->serial.get_iobase(sio, i));
  96. }
  97. if (k->serial.get_irq) {
  98. qdev_prop_set_uint32(d, "irq", k->serial.get_irq(sio, i));
  99. }
  100. qdev_prop_set_chr(d, "chardev", chr);
  101. qdev_init_nofail(d);
  102. sio->serial[i] = isa;
  103. trace_superio_create_serial(i,
  104. k->serial.get_iobase ?
  105. k->serial.get_iobase(sio, i) : -1,
  106. k->serial.get_irq ?
  107. k->serial.get_irq(sio, i) : -1);
  108. object_property_add_child(OBJECT(dev), name,
  109. OBJECT(sio->serial[0]), NULL);
  110. g_free(name);
  111. }
  112. }
  113. /* Floppy disc */
  114. if (!k->floppy.is_enabled || k->floppy.is_enabled(sio, 0)) {
  115. isa = isa_create(bus, "isa-fdc");
  116. d = DEVICE(isa);
  117. if (k->floppy.get_iobase) {
  118. qdev_prop_set_uint32(d, "iobase", k->floppy.get_iobase(sio, 0));
  119. }
  120. if (k->floppy.get_irq) {
  121. qdev_prop_set_uint32(d, "irq", k->floppy.get_irq(sio, 0));
  122. }
  123. /* FIXME use a qdev drive property instead of drive_get() */
  124. drive = drive_get(IF_FLOPPY, 0, 0);
  125. if (drive != NULL) {
  126. qdev_prop_set_drive(d, "driveA", blk_by_legacy_dinfo(drive),
  127. &error_fatal);
  128. }
  129. /* FIXME use a qdev drive property instead of drive_get() */
  130. drive = drive_get(IF_FLOPPY, 0, 1);
  131. if (drive != NULL) {
  132. qdev_prop_set_drive(d, "driveB", blk_by_legacy_dinfo(drive),
  133. &error_fatal);
  134. }
  135. qdev_init_nofail(d);
  136. sio->floppy = isa;
  137. trace_superio_create_floppy(0,
  138. k->floppy.get_iobase ?
  139. k->floppy.get_iobase(sio, 0) : -1,
  140. k->floppy.get_irq ?
  141. k->floppy.get_irq(sio, 0) : -1);
  142. }
  143. /* Keyboard, mouse */
  144. sio->kbc = isa_create_simple(bus, TYPE_I8042);
  145. /* IDE */
  146. if (k->ide.count && (!k->ide.is_enabled || k->ide.is_enabled(sio, 0))) {
  147. isa = isa_create(bus, "isa-ide");
  148. d = DEVICE(isa);
  149. if (k->ide.get_iobase) {
  150. qdev_prop_set_uint32(d, "iobase", k->ide.get_iobase(sio, 0));
  151. }
  152. if (k->ide.get_iobase) {
  153. qdev_prop_set_uint32(d, "iobase2", k->ide.get_iobase(sio, 1));
  154. }
  155. if (k->ide.get_irq) {
  156. qdev_prop_set_uint32(d, "irq", k->ide.get_irq(sio, 0));
  157. }
  158. qdev_init_nofail(d);
  159. sio->ide = isa;
  160. trace_superio_create_ide(0,
  161. k->ide.get_iobase ?
  162. k->ide.get_iobase(sio, 0) : -1,
  163. k->ide.get_irq ?
  164. k->ide.get_irq(sio, 0) : -1);
  165. }
  166. }
  167. static void isa_superio_class_init(ObjectClass *oc, void *data)
  168. {
  169. DeviceClass *dc = DEVICE_CLASS(oc);
  170. dc->realize = isa_superio_realize;
  171. /* Reason: Uses parallel_hds[0] in realize(), so it can't be used twice */
  172. dc->user_creatable = false;
  173. }
  174. static const TypeInfo isa_superio_type_info = {
  175. .name = TYPE_ISA_SUPERIO,
  176. .parent = TYPE_ISA_DEVICE,
  177. .abstract = true,
  178. .class_size = sizeof(ISASuperIOClass),
  179. .class_init = isa_superio_class_init,
  180. };
  181. /* SMS FDC37M817 Super I/O */
  182. static void fdc37m81x_class_init(ObjectClass *klass, void *data)
  183. {
  184. ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
  185. sc->serial.count = 2; /* NS16C550A */
  186. sc->parallel.count = 1;
  187. sc->floppy.count = 1; /* SMSC 82077AA Compatible */
  188. sc->ide.count = 0;
  189. }
  190. static const TypeInfo fdc37m81x_type_info = {
  191. .name = TYPE_FDC37M81X_SUPERIO,
  192. .parent = TYPE_ISA_SUPERIO,
  193. .instance_size = sizeof(ISASuperIODevice),
  194. .class_init = fdc37m81x_class_init,
  195. };
  196. static void isa_superio_register_types(void)
  197. {
  198. type_register_static(&isa_superio_type_info);
  199. type_register_static(&fdc37m81x_type_info);
  200. }
  201. type_init(isa_superio_register_types)