arm_gicv3_its_common.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * ITS base class for a GICv3-based system
  3. *
  4. * Copyright (c) 2015 Samsung Electronics Co., Ltd.
  5. * Written by Pavel Fedin
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation, either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/pci/msi.h"
  22. #include "migration/vmstate.h"
  23. #include "hw/intc/arm_gicv3_its_common.h"
  24. #include "qemu/log.h"
  25. #include "qemu/module.h"
  26. static int gicv3_its_pre_save(void *opaque)
  27. {
  28. GICv3ITSState *s = (GICv3ITSState *)opaque;
  29. GICv3ITSCommonClass *c = ARM_GICV3_ITS_COMMON_GET_CLASS(s);
  30. if (c->pre_save) {
  31. c->pre_save(s);
  32. }
  33. return 0;
  34. }
  35. static int gicv3_its_post_load(void *opaque, int version_id)
  36. {
  37. GICv3ITSState *s = (GICv3ITSState *)opaque;
  38. GICv3ITSCommonClass *c = ARM_GICV3_ITS_COMMON_GET_CLASS(s);
  39. if (c->post_load) {
  40. c->post_load(s);
  41. }
  42. return 0;
  43. }
  44. static const VMStateDescription vmstate_its = {
  45. .name = "arm_gicv3_its",
  46. .pre_save = gicv3_its_pre_save,
  47. .post_load = gicv3_its_post_load,
  48. .priority = MIG_PRI_GICV3_ITS,
  49. .fields = (VMStateField[]) {
  50. VMSTATE_UINT32(ctlr, GICv3ITSState),
  51. VMSTATE_UINT32(iidr, GICv3ITSState),
  52. VMSTATE_UINT64(cbaser, GICv3ITSState),
  53. VMSTATE_UINT64(cwriter, GICv3ITSState),
  54. VMSTATE_UINT64(creadr, GICv3ITSState),
  55. VMSTATE_UINT64_ARRAY(baser, GICv3ITSState, 8),
  56. VMSTATE_END_OF_LIST()
  57. },
  58. };
  59. static MemTxResult gicv3_its_trans_read(void *opaque, hwaddr offset,
  60. uint64_t *data, unsigned size,
  61. MemTxAttrs attrs)
  62. {
  63. qemu_log_mask(LOG_GUEST_ERROR, "ITS read at offset 0x%"PRIx64"\n", offset);
  64. *data = 0;
  65. return MEMTX_OK;
  66. }
  67. static MemTxResult gicv3_its_trans_write(void *opaque, hwaddr offset,
  68. uint64_t value, unsigned size,
  69. MemTxAttrs attrs)
  70. {
  71. if (offset == 0x0040 && ((size == 2) || (size == 4))) {
  72. GICv3ITSState *s = ARM_GICV3_ITS_COMMON(opaque);
  73. GICv3ITSCommonClass *c = ARM_GICV3_ITS_COMMON_GET_CLASS(s);
  74. int ret = c->send_msi(s, le64_to_cpu(value), attrs.requester_id);
  75. if (ret <= 0) {
  76. qemu_log_mask(LOG_GUEST_ERROR,
  77. "ITS: Error sending MSI: %s\n", strerror(-ret));
  78. }
  79. } else {
  80. qemu_log_mask(LOG_GUEST_ERROR,
  81. "ITS write at bad offset 0x%"PRIx64"\n", offset);
  82. }
  83. return MEMTX_OK;
  84. }
  85. static const MemoryRegionOps gicv3_its_trans_ops = {
  86. .read_with_attrs = gicv3_its_trans_read,
  87. .write_with_attrs = gicv3_its_trans_write,
  88. .endianness = DEVICE_NATIVE_ENDIAN,
  89. };
  90. void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops)
  91. {
  92. SysBusDevice *sbd = SYS_BUS_DEVICE(s);
  93. memory_region_init_io(&s->iomem_its_cntrl, OBJECT(s), ops, s,
  94. "control", ITS_CONTROL_SIZE);
  95. memory_region_init_io(&s->iomem_its_translation, OBJECT(s),
  96. &gicv3_its_trans_ops, s,
  97. "translation", ITS_TRANS_SIZE);
  98. /* Our two regions are always adjacent, therefore we now combine them
  99. * into a single one in order to make our users' life easier.
  100. */
  101. memory_region_init(&s->iomem_main, OBJECT(s), "gicv3_its", ITS_SIZE);
  102. memory_region_add_subregion(&s->iomem_main, 0, &s->iomem_its_cntrl);
  103. memory_region_add_subregion(&s->iomem_main, ITS_CONTROL_SIZE,
  104. &s->iomem_its_translation);
  105. sysbus_init_mmio(sbd, &s->iomem_main);
  106. msi_nonbroken = true;
  107. }
  108. static void gicv3_its_common_reset(DeviceState *dev)
  109. {
  110. GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev);
  111. s->ctlr = 0;
  112. s->cbaser = 0;
  113. s->cwriter = 0;
  114. s->creadr = 0;
  115. s->iidr = 0;
  116. memset(&s->baser, 0, sizeof(s->baser));
  117. }
  118. static void gicv3_its_common_class_init(ObjectClass *klass, void *data)
  119. {
  120. DeviceClass *dc = DEVICE_CLASS(klass);
  121. dc->reset = gicv3_its_common_reset;
  122. dc->vmsd = &vmstate_its;
  123. }
  124. static const TypeInfo gicv3_its_common_info = {
  125. .name = TYPE_ARM_GICV3_ITS_COMMON,
  126. .parent = TYPE_SYS_BUS_DEVICE,
  127. .instance_size = sizeof(GICv3ITSState),
  128. .class_size = sizeof(GICv3ITSCommonClass),
  129. .class_init = gicv3_its_common_class_init,
  130. .abstract = true,
  131. };
  132. static void gicv3_its_common_register_types(void)
  133. {
  134. type_register_static(&gicv3_its_common_info);
  135. }
  136. type_init(gicv3_its_common_register_types)