puv3_gpio.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * GPIO device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "hw/sysbus.h"
  13. #undef DEBUG_PUV3
  14. #include "hw/unicore32/puv3.h"
  15. #include "qemu/module.h"
  16. #define TYPE_PUV3_GPIO "puv3_gpio"
  17. #define PUV3_GPIO(obj) OBJECT_CHECK(PUV3GPIOState, (obj), TYPE_PUV3_GPIO)
  18. typedef struct PUV3GPIOState {
  19. SysBusDevice parent_obj;
  20. MemoryRegion iomem;
  21. qemu_irq irq[9];
  22. uint32_t reg_GPLR;
  23. uint32_t reg_GPDR;
  24. uint32_t reg_GPIR;
  25. } PUV3GPIOState;
  26. static uint64_t puv3_gpio_read(void *opaque, hwaddr offset,
  27. unsigned size)
  28. {
  29. PUV3GPIOState *s = opaque;
  30. uint32_t ret = 0;
  31. switch (offset) {
  32. case 0x00:
  33. ret = s->reg_GPLR;
  34. break;
  35. case 0x04:
  36. ret = s->reg_GPDR;
  37. break;
  38. case 0x20:
  39. ret = s->reg_GPIR;
  40. break;
  41. default:
  42. DPRINTF("Bad offset 0x%x\n", offset);
  43. }
  44. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  45. return ret;
  46. }
  47. static void puv3_gpio_write(void *opaque, hwaddr offset,
  48. uint64_t value, unsigned size)
  49. {
  50. PUV3GPIOState *s = opaque;
  51. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  52. switch (offset) {
  53. case 0x04:
  54. s->reg_GPDR = value;
  55. break;
  56. case 0x08:
  57. if (s->reg_GPDR & value) {
  58. s->reg_GPLR |= value;
  59. } else {
  60. DPRINTF("Write gpio input port error!");
  61. }
  62. break;
  63. case 0x0c:
  64. if (s->reg_GPDR & value) {
  65. s->reg_GPLR &= ~value;
  66. } else {
  67. DPRINTF("Write gpio input port error!");
  68. }
  69. break;
  70. case 0x10: /* GRER */
  71. case 0x14: /* GFER */
  72. case 0x18: /* GEDR */
  73. break;
  74. case 0x20: /* GPIR */
  75. s->reg_GPIR = value;
  76. break;
  77. default:
  78. DPRINTF("Bad offset 0x%x\n", offset);
  79. }
  80. }
  81. static const MemoryRegionOps puv3_gpio_ops = {
  82. .read = puv3_gpio_read,
  83. .write = puv3_gpio_write,
  84. .impl = {
  85. .min_access_size = 4,
  86. .max_access_size = 4,
  87. },
  88. .endianness = DEVICE_NATIVE_ENDIAN,
  89. };
  90. static void puv3_gpio_realize(DeviceState *dev, Error **errp)
  91. {
  92. PUV3GPIOState *s = PUV3_GPIO(dev);
  93. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  94. s->reg_GPLR = 0;
  95. s->reg_GPDR = 0;
  96. /* FIXME: these irqs not handled yet */
  97. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW0]);
  98. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW1]);
  99. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW2]);
  100. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW3]);
  101. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW4]);
  102. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW5]);
  103. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW6]);
  104. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW7]);
  105. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOHIGH]);
  106. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio",
  107. PUV3_REGS_OFFSET);
  108. sysbus_init_mmio(sbd, &s->iomem);
  109. }
  110. static void puv3_gpio_class_init(ObjectClass *klass, void *data)
  111. {
  112. DeviceClass *dc = DEVICE_CLASS(klass);
  113. dc->realize = puv3_gpio_realize;
  114. }
  115. static const TypeInfo puv3_gpio_info = {
  116. .name = TYPE_PUV3_GPIO,
  117. .parent = TYPE_SYS_BUS_DEVICE,
  118. .instance_size = sizeof(PUV3GPIOState),
  119. .class_init = puv3_gpio_class_init,
  120. };
  121. static void puv3_gpio_register_type(void)
  122. {
  123. type_register_static(&puv3_gpio_info);
  124. }
  125. type_init(puv3_gpio_register_type)