2
0

aspeed_gpio.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * ASPEED GPIO Controller
  3. *
  4. * Copyright (C) 2017-2019 IBM Corp.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include <assert.h>
  9. #include "qemu/osdep.h"
  10. #include "qemu/host-utils.h"
  11. #include "qemu/log.h"
  12. #include "hw/gpio/aspeed_gpio.h"
  13. #include "include/hw/misc/aspeed_scu.h"
  14. #include "qapi/error.h"
  15. #include "qapi/visitor.h"
  16. #include "hw/irq.h"
  17. #include "migration/vmstate.h"
  18. #define GPIOS_PER_REG 32
  19. #define GPIOS_PER_SET GPIOS_PER_REG
  20. #define GPIO_PIN_GAP_SIZE 4
  21. #define GPIOS_PER_GROUP 8
  22. #define GPIO_GROUP_SHIFT 3
  23. /* GPIO Source Types */
  24. #define ASPEED_CMD_SRC_MASK 0x01010101
  25. #define ASPEED_SOURCE_ARM 0
  26. #define ASPEED_SOURCE_LPC 1
  27. #define ASPEED_SOURCE_COPROCESSOR 2
  28. #define ASPEED_SOURCE_RESERVED 3
  29. /* GPIO Interrupt Triggers */
  30. /*
  31. * For each set of gpios there are three sensitivity registers that control
  32. * the interrupt trigger mode.
  33. *
  34. * | 2 | 1 | 0 | trigger mode
  35. * -----------------------------
  36. * | 0 | 0 | 0 | falling-edge
  37. * | 0 | 0 | 1 | rising-edge
  38. * | 0 | 1 | 0 | level-low
  39. * | 0 | 1 | 1 | level-high
  40. * | 1 | X | X | dual-edge
  41. */
  42. #define ASPEED_FALLING_EDGE 0
  43. #define ASPEED_RISING_EDGE 1
  44. #define ASPEED_LEVEL_LOW 2
  45. #define ASPEED_LEVEL_HIGH 3
  46. #define ASPEED_DUAL_EDGE 4
  47. /* GPIO Register Address Offsets */
  48. #define GPIO_ABCD_DATA_VALUE (0x000 >> 2)
  49. #define GPIO_ABCD_DIRECTION (0x004 >> 2)
  50. #define GPIO_ABCD_INT_ENABLE (0x008 >> 2)
  51. #define GPIO_ABCD_INT_SENS_0 (0x00C >> 2)
  52. #define GPIO_ABCD_INT_SENS_1 (0x010 >> 2)
  53. #define GPIO_ABCD_INT_SENS_2 (0x014 >> 2)
  54. #define GPIO_ABCD_INT_STATUS (0x018 >> 2)
  55. #define GPIO_ABCD_RESET_TOLERANT (0x01C >> 2)
  56. #define GPIO_EFGH_DATA_VALUE (0x020 >> 2)
  57. #define GPIO_EFGH_DIRECTION (0x024 >> 2)
  58. #define GPIO_EFGH_INT_ENABLE (0x028 >> 2)
  59. #define GPIO_EFGH_INT_SENS_0 (0x02C >> 2)
  60. #define GPIO_EFGH_INT_SENS_1 (0x030 >> 2)
  61. #define GPIO_EFGH_INT_SENS_2 (0x034 >> 2)
  62. #define GPIO_EFGH_INT_STATUS (0x038 >> 2)
  63. #define GPIO_EFGH_RESET_TOLERANT (0x03C >> 2)
  64. #define GPIO_ABCD_DEBOUNCE_1 (0x040 >> 2)
  65. #define GPIO_ABCD_DEBOUNCE_2 (0x044 >> 2)
  66. #define GPIO_EFGH_DEBOUNCE_1 (0x048 >> 2)
  67. #define GPIO_EFGH_DEBOUNCE_2 (0x04C >> 2)
  68. #define GPIO_DEBOUNCE_TIME_1 (0x050 >> 2)
  69. #define GPIO_DEBOUNCE_TIME_2 (0x054 >> 2)
  70. #define GPIO_DEBOUNCE_TIME_3 (0x058 >> 2)
  71. #define GPIO_ABCD_COMMAND_SRC_0 (0x060 >> 2)
  72. #define GPIO_ABCD_COMMAND_SRC_1 (0x064 >> 2)
  73. #define GPIO_EFGH_COMMAND_SRC_0 (0x068 >> 2)
  74. #define GPIO_EFGH_COMMAND_SRC_1 (0x06C >> 2)
  75. #define GPIO_IJKL_DATA_VALUE (0x070 >> 2)
  76. #define GPIO_IJKL_DIRECTION (0x074 >> 2)
  77. #define GPIO_MNOP_DATA_VALUE (0x078 >> 2)
  78. #define GPIO_MNOP_DIRECTION (0x07C >> 2)
  79. #define GPIO_QRST_DATA_VALUE (0x080 >> 2)
  80. #define GPIO_QRST_DIRECTION (0x084 >> 2)
  81. #define GPIO_UVWX_DATA_VALUE (0x088 >> 2)
  82. #define GPIO_UVWX_DIRECTION (0x08C >> 2)
  83. #define GPIO_IJKL_COMMAND_SRC_0 (0x090 >> 2)
  84. #define GPIO_IJKL_COMMAND_SRC_1 (0x094 >> 2)
  85. #define GPIO_IJKL_INT_ENABLE (0x098 >> 2)
  86. #define GPIO_IJKL_INT_SENS_0 (0x09C >> 2)
  87. #define GPIO_IJKL_INT_SENS_1 (0x0A0 >> 2)
  88. #define GPIO_IJKL_INT_SENS_2 (0x0A4 >> 2)
  89. #define GPIO_IJKL_INT_STATUS (0x0A8 >> 2)
  90. #define GPIO_IJKL_RESET_TOLERANT (0x0AC >> 2)
  91. #define GPIO_IJKL_DEBOUNCE_1 (0x0B0 >> 2)
  92. #define GPIO_IJKL_DEBOUNCE_2 (0x0B4 >> 2)
  93. #define GPIO_IJKL_INPUT_MASK (0x0B8 >> 2)
  94. #define GPIO_ABCD_DATA_READ (0x0C0 >> 2)
  95. #define GPIO_EFGH_DATA_READ (0x0C4 >> 2)
  96. #define GPIO_IJKL_DATA_READ (0x0C8 >> 2)
  97. #define GPIO_MNOP_DATA_READ (0x0CC >> 2)
  98. #define GPIO_QRST_DATA_READ (0x0D0 >> 2)
  99. #define GPIO_UVWX_DATA_READ (0x0D4 >> 2)
  100. #define GPIO_YZAAAB_DATA_READ (0x0D8 >> 2)
  101. #define GPIO_AC_DATA_READ (0x0DC >> 2)
  102. #define GPIO_MNOP_COMMAND_SRC_0 (0x0E0 >> 2)
  103. #define GPIO_MNOP_COMMAND_SRC_1 (0x0E4 >> 2)
  104. #define GPIO_MNOP_INT_ENABLE (0x0E8 >> 2)
  105. #define GPIO_MNOP_INT_SENS_0 (0x0EC >> 2)
  106. #define GPIO_MNOP_INT_SENS_1 (0x0F0 >> 2)
  107. #define GPIO_MNOP_INT_SENS_2 (0x0F4 >> 2)
  108. #define GPIO_MNOP_INT_STATUS (0x0F8 >> 2)
  109. #define GPIO_MNOP_RESET_TOLERANT (0x0FC >> 2)
  110. #define GPIO_MNOP_DEBOUNCE_1 (0x100 >> 2)
  111. #define GPIO_MNOP_DEBOUNCE_2 (0x104 >> 2)
  112. #define GPIO_MNOP_INPUT_MASK (0x108 >> 2)
  113. #define GPIO_QRST_COMMAND_SRC_0 (0x110 >> 2)
  114. #define GPIO_QRST_COMMAND_SRC_1 (0x114 >> 2)
  115. #define GPIO_QRST_INT_ENABLE (0x118 >> 2)
  116. #define GPIO_QRST_INT_SENS_0 (0x11C >> 2)
  117. #define GPIO_QRST_INT_SENS_1 (0x120 >> 2)
  118. #define GPIO_QRST_INT_SENS_2 (0x124 >> 2)
  119. #define GPIO_QRST_INT_STATUS (0x128 >> 2)
  120. #define GPIO_QRST_RESET_TOLERANT (0x12C >> 2)
  121. #define GPIO_QRST_DEBOUNCE_1 (0x130 >> 2)
  122. #define GPIO_QRST_DEBOUNCE_2 (0x134 >> 2)
  123. #define GPIO_QRST_INPUT_MASK (0x138 >> 2)
  124. #define GPIO_UVWX_COMMAND_SRC_0 (0x140 >> 2)
  125. #define GPIO_UVWX_COMMAND_SRC_1 (0x144 >> 2)
  126. #define GPIO_UVWX_INT_ENABLE (0x148 >> 2)
  127. #define GPIO_UVWX_INT_SENS_0 (0x14C >> 2)
  128. #define GPIO_UVWX_INT_SENS_1 (0x150 >> 2)
  129. #define GPIO_UVWX_INT_SENS_2 (0x154 >> 2)
  130. #define GPIO_UVWX_INT_STATUS (0x158 >> 2)
  131. #define GPIO_UVWX_RESET_TOLERANT (0x15C >> 2)
  132. #define GPIO_UVWX_DEBOUNCE_1 (0x160 >> 2)
  133. #define GPIO_UVWX_DEBOUNCE_2 (0x164 >> 2)
  134. #define GPIO_UVWX_INPUT_MASK (0x168 >> 2)
  135. #define GPIO_YZAAAB_COMMAND_SRC_0 (0x170 >> 2)
  136. #define GPIO_YZAAAB_COMMAND_SRC_1 (0x174 >> 2)
  137. #define GPIO_YZAAAB_INT_ENABLE (0x178 >> 2)
  138. #define GPIO_YZAAAB_INT_SENS_0 (0x17C >> 2)
  139. #define GPIO_YZAAAB_INT_SENS_1 (0x180 >> 2)
  140. #define GPIO_YZAAAB_INT_SENS_2 (0x184 >> 2)
  141. #define GPIO_YZAAAB_INT_STATUS (0x188 >> 2)
  142. #define GPIO_YZAAAB_RESET_TOLERANT (0x18C >> 2)
  143. #define GPIO_YZAAAB_DEBOUNCE_1 (0x190 >> 2)
  144. #define GPIO_YZAAAB_DEBOUNCE_2 (0x194 >> 2)
  145. #define GPIO_YZAAAB_INPUT_MASK (0x198 >> 2)
  146. #define GPIO_AC_COMMAND_SRC_0 (0x1A0 >> 2)
  147. #define GPIO_AC_COMMAND_SRC_1 (0x1A4 >> 2)
  148. #define GPIO_AC_INT_ENABLE (0x1A8 >> 2)
  149. #define GPIO_AC_INT_SENS_0 (0x1AC >> 2)
  150. #define GPIO_AC_INT_SENS_1 (0x1B0 >> 2)
  151. #define GPIO_AC_INT_SENS_2 (0x1B4 >> 2)
  152. #define GPIO_AC_INT_STATUS (0x1B8 >> 2)
  153. #define GPIO_AC_RESET_TOLERANT (0x1BC >> 2)
  154. #define GPIO_AC_DEBOUNCE_1 (0x1C0 >> 2)
  155. #define GPIO_AC_DEBOUNCE_2 (0x1C4 >> 2)
  156. #define GPIO_AC_INPUT_MASK (0x1C8 >> 2)
  157. #define GPIO_ABCD_INPUT_MASK (0x1D0 >> 2)
  158. #define GPIO_EFGH_INPUT_MASK (0x1D4 >> 2)
  159. #define GPIO_YZAAAB_DATA_VALUE (0x1E0 >> 2)
  160. #define GPIO_YZAAAB_DIRECTION (0x1E4 >> 2)
  161. #define GPIO_AC_DATA_VALUE (0x1E8 >> 2)
  162. #define GPIO_AC_DIRECTION (0x1EC >> 2)
  163. #define GPIO_3_6V_MEM_SIZE 0x1F0
  164. #define GPIO_3_6V_REG_ARRAY_SIZE (GPIO_3_6V_MEM_SIZE >> 2)
  165. /* AST2600 only - 1.8V gpios */
  166. /*
  167. * The AST2600 has same 3.6V gpios as the AST2400 (memory offsets 0x0-0x198)
  168. * and addtional 1.8V gpios (memory offsets 0x800-0x9D4).
  169. */
  170. #define GPIO_1_8V_REG_OFFSET 0x800
  171. #define GPIO_1_8V_ABCD_DATA_VALUE ((0x800 - GPIO_1_8V_REG_OFFSET) >> 2)
  172. #define GPIO_1_8V_ABCD_DIRECTION ((0x804 - GPIO_1_8V_REG_OFFSET) >> 2)
  173. #define GPIO_1_8V_ABCD_INT_ENABLE ((0x808 - GPIO_1_8V_REG_OFFSET) >> 2)
  174. #define GPIO_1_8V_ABCD_INT_SENS_0 ((0x80C - GPIO_1_8V_REG_OFFSET) >> 2)
  175. #define GPIO_1_8V_ABCD_INT_SENS_1 ((0x810 - GPIO_1_8V_REG_OFFSET) >> 2)
  176. #define GPIO_1_8V_ABCD_INT_SENS_2 ((0x814 - GPIO_1_8V_REG_OFFSET) >> 2)
  177. #define GPIO_1_8V_ABCD_INT_STATUS ((0x818 - GPIO_1_8V_REG_OFFSET) >> 2)
  178. #define GPIO_1_8V_ABCD_RESET_TOLERANT ((0x81C - GPIO_1_8V_REG_OFFSET) >> 2)
  179. #define GPIO_1_8V_E_DATA_VALUE ((0x820 - GPIO_1_8V_REG_OFFSET) >> 2)
  180. #define GPIO_1_8V_E_DIRECTION ((0x824 - GPIO_1_8V_REG_OFFSET) >> 2)
  181. #define GPIO_1_8V_E_INT_ENABLE ((0x828 - GPIO_1_8V_REG_OFFSET) >> 2)
  182. #define GPIO_1_8V_E_INT_SENS_0 ((0x82C - GPIO_1_8V_REG_OFFSET) >> 2)
  183. #define GPIO_1_8V_E_INT_SENS_1 ((0x830 - GPIO_1_8V_REG_OFFSET) >> 2)
  184. #define GPIO_1_8V_E_INT_SENS_2 ((0x834 - GPIO_1_8V_REG_OFFSET) >> 2)
  185. #define GPIO_1_8V_E_INT_STATUS ((0x838 - GPIO_1_8V_REG_OFFSET) >> 2)
  186. #define GPIO_1_8V_E_RESET_TOLERANT ((0x83C - GPIO_1_8V_REG_OFFSET) >> 2)
  187. #define GPIO_1_8V_ABCD_DEBOUNCE_1 ((0x840 - GPIO_1_8V_REG_OFFSET) >> 2)
  188. #define GPIO_1_8V_ABCD_DEBOUNCE_2 ((0x844 - GPIO_1_8V_REG_OFFSET) >> 2)
  189. #define GPIO_1_8V_E_DEBOUNCE_1 ((0x848 - GPIO_1_8V_REG_OFFSET) >> 2)
  190. #define GPIO_1_8V_E_DEBOUNCE_2 ((0x84C - GPIO_1_8V_REG_OFFSET) >> 2)
  191. #define GPIO_1_8V_DEBOUNCE_TIME_1 ((0x850 - GPIO_1_8V_REG_OFFSET) >> 2)
  192. #define GPIO_1_8V_DEBOUNCE_TIME_2 ((0x854 - GPIO_1_8V_REG_OFFSET) >> 2)
  193. #define GPIO_1_8V_DEBOUNCE_TIME_3 ((0x858 - GPIO_1_8V_REG_OFFSET) >> 2)
  194. #define GPIO_1_8V_ABCD_COMMAND_SRC_0 ((0x860 - GPIO_1_8V_REG_OFFSET) >> 2)
  195. #define GPIO_1_8V_ABCD_COMMAND_SRC_1 ((0x864 - GPIO_1_8V_REG_OFFSET) >> 2)
  196. #define GPIO_1_8V_E_COMMAND_SRC_0 ((0x868 - GPIO_1_8V_REG_OFFSET) >> 2)
  197. #define GPIO_1_8V_E_COMMAND_SRC_1 ((0x86C - GPIO_1_8V_REG_OFFSET) >> 2)
  198. #define GPIO_1_8V_ABCD_DATA_READ ((0x8C0 - GPIO_1_8V_REG_OFFSET) >> 2)
  199. #define GPIO_1_8V_E_DATA_READ ((0x8C4 - GPIO_1_8V_REG_OFFSET) >> 2)
  200. #define GPIO_1_8V_ABCD_INPUT_MASK ((0x9D0 - GPIO_1_8V_REG_OFFSET) >> 2)
  201. #define GPIO_1_8V_E_INPUT_MASK ((0x9D4 - GPIO_1_8V_REG_OFFSET) >> 2)
  202. #define GPIO_1_8V_MEM_SIZE 0x9D8
  203. #define GPIO_1_8V_REG_ARRAY_SIZE ((GPIO_1_8V_MEM_SIZE - \
  204. GPIO_1_8V_REG_OFFSET) >> 2)
  205. #define GPIO_MAX_MEM_SIZE MAX(GPIO_3_6V_MEM_SIZE, GPIO_1_8V_MEM_SIZE)
  206. static int aspeed_evaluate_irq(GPIOSets *regs, int gpio_prev_high, int gpio)
  207. {
  208. uint32_t falling_edge = 0, rising_edge = 0;
  209. uint32_t int_trigger = extract32(regs->int_sens_0, gpio, 1)
  210. | extract32(regs->int_sens_1, gpio, 1) << 1
  211. | extract32(regs->int_sens_2, gpio, 1) << 2;
  212. uint32_t gpio_curr_high = extract32(regs->data_value, gpio, 1);
  213. uint32_t gpio_int_enabled = extract32(regs->int_enable, gpio, 1);
  214. if (!gpio_int_enabled) {
  215. return 0;
  216. }
  217. /* Detect edges */
  218. if (gpio_curr_high && !gpio_prev_high) {
  219. rising_edge = 1;
  220. } else if (!gpio_curr_high && gpio_prev_high) {
  221. falling_edge = 1;
  222. }
  223. if (((int_trigger == ASPEED_FALLING_EDGE) && falling_edge) ||
  224. ((int_trigger == ASPEED_RISING_EDGE) && rising_edge) ||
  225. ((int_trigger == ASPEED_LEVEL_LOW) && !gpio_curr_high) ||
  226. ((int_trigger == ASPEED_LEVEL_HIGH) && gpio_curr_high) ||
  227. ((int_trigger >= ASPEED_DUAL_EDGE) && (rising_edge || falling_edge)))
  228. {
  229. regs->int_status = deposit32(regs->int_status, gpio, 1, 1);
  230. return 1;
  231. }
  232. return 0;
  233. }
  234. #define nested_struct_index(ta, pa, m, tb, pb) \
  235. (pb - ((tb *)(((char *)pa) + offsetof(ta, m))))
  236. static ptrdiff_t aspeed_gpio_set_idx(AspeedGPIOState *s, GPIOSets *regs)
  237. {
  238. return nested_struct_index(AspeedGPIOState, s, sets, GPIOSets, regs);
  239. }
  240. static void aspeed_gpio_update(AspeedGPIOState *s, GPIOSets *regs,
  241. uint32_t value)
  242. {
  243. uint32_t input_mask = regs->input_mask;
  244. uint32_t direction = regs->direction;
  245. uint32_t old = regs->data_value;
  246. uint32_t new = value;
  247. uint32_t diff;
  248. int gpio;
  249. diff = old ^ new;
  250. if (diff) {
  251. for (gpio = 0; gpio < GPIOS_PER_REG; gpio++) {
  252. uint32_t mask = 1 << gpio;
  253. /* If the gpio needs to be updated... */
  254. if (!(diff & mask)) {
  255. continue;
  256. }
  257. /* ...and we're output or not input-masked... */
  258. if (!(direction & mask) && (input_mask & mask)) {
  259. continue;
  260. }
  261. /* ...then update the state. */
  262. if (mask & new) {
  263. regs->data_value |= mask;
  264. } else {
  265. regs->data_value &= ~mask;
  266. }
  267. /* If the gpio is set to output... */
  268. if (direction & mask) {
  269. /* ...trigger the line-state IRQ */
  270. ptrdiff_t set = aspeed_gpio_set_idx(s, regs);
  271. size_t offset = set * GPIOS_PER_SET + gpio;
  272. qemu_set_irq(s->gpios[offset], !!(new & mask));
  273. } else {
  274. /* ...otherwise if we meet the line's current IRQ policy... */
  275. if (aspeed_evaluate_irq(regs, old & mask, gpio)) {
  276. /* ...trigger the VIC IRQ */
  277. s->pending++;
  278. }
  279. }
  280. }
  281. }
  282. qemu_set_irq(s->irq, !!(s->pending));
  283. }
  284. static uint32_t aspeed_adjust_pin(AspeedGPIOState *s, uint32_t pin)
  285. {
  286. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  287. /*
  288. * The 2500 has a 4 pin gap in group AB and the 2400 has a 4 pin
  289. * gap in group Y (and only four pins in AB but this is the last group so
  290. * it doesn't matter).
  291. */
  292. if (agc->gap && pin >= agc->gap) {
  293. pin += GPIO_PIN_GAP_SIZE;
  294. }
  295. return pin;
  296. }
  297. static bool aspeed_gpio_get_pin_level(AspeedGPIOState *s, uint32_t set_idx,
  298. uint32_t pin)
  299. {
  300. uint32_t reg_val;
  301. uint32_t pin_mask = 1 << pin;
  302. reg_val = s->sets[set_idx].data_value;
  303. return !!(reg_val & pin_mask);
  304. }
  305. static void aspeed_gpio_set_pin_level(AspeedGPIOState *s, uint32_t set_idx,
  306. uint32_t pin, bool level)
  307. {
  308. uint32_t value = s->sets[set_idx].data_value;
  309. uint32_t pin_mask = 1 << pin;
  310. if (level) {
  311. value |= pin_mask;
  312. } else {
  313. value &= !pin_mask;
  314. }
  315. aspeed_gpio_update(s, &s->sets[set_idx], value);
  316. }
  317. /*
  318. * | src_1 | src_2 | source |
  319. * |-----------------------------|
  320. * | 0 | 0 | ARM |
  321. * | 0 | 1 | LPC |
  322. * | 1 | 0 | Coprocessor|
  323. * | 1 | 1 | Reserved |
  324. *
  325. * Once the source of a set is programmed, corresponding bits in the
  326. * data_value, direction, interrupt [enable, sens[0-2]], reset_tol and
  327. * debounce registers can only be written by the source.
  328. *
  329. * Source is ARM by default
  330. * only bits 24, 16, 8, and 0 can be set
  331. *
  332. * we don't currently have a model for the LPC or Coprocessor
  333. */
  334. static uint32_t update_value_control_source(GPIOSets *regs, uint32_t old_value,
  335. uint32_t value)
  336. {
  337. int i;
  338. int cmd_source;
  339. /* assume the source is always ARM for now */
  340. int source = ASPEED_SOURCE_ARM;
  341. uint32_t new_value = 0;
  342. /* for each group in set */
  343. for (i = 0; i < GPIOS_PER_REG; i += GPIOS_PER_GROUP) {
  344. cmd_source = extract32(regs->cmd_source_0, i, 1)
  345. | (extract32(regs->cmd_source_1, i, 1) << 1);
  346. if (source == cmd_source) {
  347. new_value |= (0xff << i) & value;
  348. } else {
  349. new_value |= (0xff << i) & old_value;
  350. }
  351. }
  352. return new_value;
  353. }
  354. static const AspeedGPIOReg aspeed_3_6v_gpios[GPIO_3_6V_REG_ARRAY_SIZE] = {
  355. /* Set ABCD */
  356. [GPIO_ABCD_DATA_VALUE] = { 0, gpio_reg_data_value },
  357. [GPIO_ABCD_DIRECTION] = { 0, gpio_reg_direction },
  358. [GPIO_ABCD_INT_ENABLE] = { 0, gpio_reg_int_enable },
  359. [GPIO_ABCD_INT_SENS_0] = { 0, gpio_reg_int_sens_0 },
  360. [GPIO_ABCD_INT_SENS_1] = { 0, gpio_reg_int_sens_1 },
  361. [GPIO_ABCD_INT_SENS_2] = { 0, gpio_reg_int_sens_2 },
  362. [GPIO_ABCD_INT_STATUS] = { 0, gpio_reg_int_status },
  363. [GPIO_ABCD_RESET_TOLERANT] = { 0, gpio_reg_reset_tolerant },
  364. [GPIO_ABCD_DEBOUNCE_1] = { 0, gpio_reg_debounce_1 },
  365. [GPIO_ABCD_DEBOUNCE_2] = { 0, gpio_reg_debounce_2 },
  366. [GPIO_ABCD_COMMAND_SRC_0] = { 0, gpio_reg_cmd_source_0 },
  367. [GPIO_ABCD_COMMAND_SRC_1] = { 0, gpio_reg_cmd_source_1 },
  368. [GPIO_ABCD_DATA_READ] = { 0, gpio_reg_data_read },
  369. [GPIO_ABCD_INPUT_MASK] = { 0, gpio_reg_input_mask },
  370. /* Set EFGH */
  371. [GPIO_EFGH_DATA_VALUE] = { 1, gpio_reg_data_value },
  372. [GPIO_EFGH_DIRECTION] = { 1, gpio_reg_direction },
  373. [GPIO_EFGH_INT_ENABLE] = { 1, gpio_reg_int_enable },
  374. [GPIO_EFGH_INT_SENS_0] = { 1, gpio_reg_int_sens_0 },
  375. [GPIO_EFGH_INT_SENS_1] = { 1, gpio_reg_int_sens_1 },
  376. [GPIO_EFGH_INT_SENS_2] = { 1, gpio_reg_int_sens_2 },
  377. [GPIO_EFGH_INT_STATUS] = { 1, gpio_reg_int_status },
  378. [GPIO_EFGH_RESET_TOLERANT] = { 1, gpio_reg_reset_tolerant },
  379. [GPIO_EFGH_DEBOUNCE_1] = { 1, gpio_reg_debounce_1 },
  380. [GPIO_EFGH_DEBOUNCE_2] = { 1, gpio_reg_debounce_2 },
  381. [GPIO_EFGH_COMMAND_SRC_0] = { 1, gpio_reg_cmd_source_0 },
  382. [GPIO_EFGH_COMMAND_SRC_1] = { 1, gpio_reg_cmd_source_1 },
  383. [GPIO_EFGH_DATA_READ] = { 1, gpio_reg_data_read },
  384. [GPIO_EFGH_INPUT_MASK] = { 1, gpio_reg_input_mask },
  385. /* Set IJKL */
  386. [GPIO_IJKL_DATA_VALUE] = { 2, gpio_reg_data_value },
  387. [GPIO_IJKL_DIRECTION] = { 2, gpio_reg_direction },
  388. [GPIO_IJKL_INT_ENABLE] = { 2, gpio_reg_int_enable },
  389. [GPIO_IJKL_INT_SENS_0] = { 2, gpio_reg_int_sens_0 },
  390. [GPIO_IJKL_INT_SENS_1] = { 2, gpio_reg_int_sens_1 },
  391. [GPIO_IJKL_INT_SENS_2] = { 2, gpio_reg_int_sens_2 },
  392. [GPIO_IJKL_INT_STATUS] = { 2, gpio_reg_int_status },
  393. [GPIO_IJKL_RESET_TOLERANT] = { 2, gpio_reg_reset_tolerant },
  394. [GPIO_IJKL_DEBOUNCE_1] = { 2, gpio_reg_debounce_1 },
  395. [GPIO_IJKL_DEBOUNCE_2] = { 2, gpio_reg_debounce_2 },
  396. [GPIO_IJKL_COMMAND_SRC_0] = { 2, gpio_reg_cmd_source_0 },
  397. [GPIO_IJKL_COMMAND_SRC_1] = { 2, gpio_reg_cmd_source_1 },
  398. [GPIO_IJKL_DATA_READ] = { 2, gpio_reg_data_read },
  399. [GPIO_IJKL_INPUT_MASK] = { 2, gpio_reg_input_mask },
  400. /* Set MNOP */
  401. [GPIO_MNOP_DATA_VALUE] = { 3, gpio_reg_data_value },
  402. [GPIO_MNOP_DIRECTION] = { 3, gpio_reg_direction },
  403. [GPIO_MNOP_INT_ENABLE] = { 3, gpio_reg_int_enable },
  404. [GPIO_MNOP_INT_SENS_0] = { 3, gpio_reg_int_sens_0 },
  405. [GPIO_MNOP_INT_SENS_1] = { 3, gpio_reg_int_sens_1 },
  406. [GPIO_MNOP_INT_SENS_2] = { 3, gpio_reg_int_sens_2 },
  407. [GPIO_MNOP_INT_STATUS] = { 3, gpio_reg_int_status },
  408. [GPIO_MNOP_RESET_TOLERANT] = { 3, gpio_reg_reset_tolerant },
  409. [GPIO_MNOP_DEBOUNCE_1] = { 3, gpio_reg_debounce_1 },
  410. [GPIO_MNOP_DEBOUNCE_2] = { 3, gpio_reg_debounce_2 },
  411. [GPIO_MNOP_COMMAND_SRC_0] = { 3, gpio_reg_cmd_source_0 },
  412. [GPIO_MNOP_COMMAND_SRC_1] = { 3, gpio_reg_cmd_source_1 },
  413. [GPIO_MNOP_DATA_READ] = { 3, gpio_reg_data_read },
  414. [GPIO_MNOP_INPUT_MASK] = { 3, gpio_reg_input_mask },
  415. /* Set QRST */
  416. [GPIO_QRST_DATA_VALUE] = { 4, gpio_reg_data_value },
  417. [GPIO_QRST_DIRECTION] = { 4, gpio_reg_direction },
  418. [GPIO_QRST_INT_ENABLE] = { 4, gpio_reg_int_enable },
  419. [GPIO_QRST_INT_SENS_0] = { 4, gpio_reg_int_sens_0 },
  420. [GPIO_QRST_INT_SENS_1] = { 4, gpio_reg_int_sens_1 },
  421. [GPIO_QRST_INT_SENS_2] = { 4, gpio_reg_int_sens_2 },
  422. [GPIO_QRST_INT_STATUS] = { 4, gpio_reg_int_status },
  423. [GPIO_QRST_RESET_TOLERANT] = { 4, gpio_reg_reset_tolerant },
  424. [GPIO_QRST_DEBOUNCE_1] = { 4, gpio_reg_debounce_1 },
  425. [GPIO_QRST_DEBOUNCE_2] = { 4, gpio_reg_debounce_2 },
  426. [GPIO_QRST_COMMAND_SRC_0] = { 4, gpio_reg_cmd_source_0 },
  427. [GPIO_QRST_COMMAND_SRC_1] = { 4, gpio_reg_cmd_source_1 },
  428. [GPIO_QRST_DATA_READ] = { 4, gpio_reg_data_read },
  429. [GPIO_QRST_INPUT_MASK] = { 4, gpio_reg_input_mask },
  430. /* Set UVWX */
  431. [GPIO_UVWX_DATA_VALUE] = { 5, gpio_reg_data_value },
  432. [GPIO_UVWX_DIRECTION] = { 5, gpio_reg_direction },
  433. [GPIO_UVWX_INT_ENABLE] = { 5, gpio_reg_int_enable },
  434. [GPIO_UVWX_INT_SENS_0] = { 5, gpio_reg_int_sens_0 },
  435. [GPIO_UVWX_INT_SENS_1] = { 5, gpio_reg_int_sens_1 },
  436. [GPIO_UVWX_INT_SENS_2] = { 5, gpio_reg_int_sens_2 },
  437. [GPIO_UVWX_INT_STATUS] = { 5, gpio_reg_int_status },
  438. [GPIO_UVWX_RESET_TOLERANT] = { 5, gpio_reg_reset_tolerant },
  439. [GPIO_UVWX_DEBOUNCE_1] = { 5, gpio_reg_debounce_1 },
  440. [GPIO_UVWX_DEBOUNCE_2] = { 5, gpio_reg_debounce_2 },
  441. [GPIO_UVWX_COMMAND_SRC_0] = { 5, gpio_reg_cmd_source_0 },
  442. [GPIO_UVWX_COMMAND_SRC_1] = { 5, gpio_reg_cmd_source_1 },
  443. [GPIO_UVWX_DATA_READ] = { 5, gpio_reg_data_read },
  444. [GPIO_UVWX_INPUT_MASK] = { 5, gpio_reg_input_mask },
  445. /* Set YZAAAB */
  446. [GPIO_YZAAAB_DATA_VALUE] = { 6, gpio_reg_data_value },
  447. [GPIO_YZAAAB_DIRECTION] = { 6, gpio_reg_direction },
  448. [GPIO_YZAAAB_INT_ENABLE] = { 6, gpio_reg_int_enable },
  449. [GPIO_YZAAAB_INT_SENS_0] = { 6, gpio_reg_int_sens_0 },
  450. [GPIO_YZAAAB_INT_SENS_1] = { 6, gpio_reg_int_sens_1 },
  451. [GPIO_YZAAAB_INT_SENS_2] = { 6, gpio_reg_int_sens_2 },
  452. [GPIO_YZAAAB_INT_STATUS] = { 6, gpio_reg_int_status },
  453. [GPIO_YZAAAB_RESET_TOLERANT] = { 6, gpio_reg_reset_tolerant },
  454. [GPIO_YZAAAB_DEBOUNCE_1] = { 6, gpio_reg_debounce_1 },
  455. [GPIO_YZAAAB_DEBOUNCE_2] = { 6, gpio_reg_debounce_2 },
  456. [GPIO_YZAAAB_COMMAND_SRC_0] = { 6, gpio_reg_cmd_source_0 },
  457. [GPIO_YZAAAB_COMMAND_SRC_1] = { 6, gpio_reg_cmd_source_1 },
  458. [GPIO_YZAAAB_DATA_READ] = { 6, gpio_reg_data_read },
  459. [GPIO_YZAAAB_INPUT_MASK] = { 6, gpio_reg_input_mask },
  460. /* Set AC (ast2500 only) */
  461. [GPIO_AC_DATA_VALUE] = { 7, gpio_reg_data_value },
  462. [GPIO_AC_DIRECTION] = { 7, gpio_reg_direction },
  463. [GPIO_AC_INT_ENABLE] = { 7, gpio_reg_int_enable },
  464. [GPIO_AC_INT_SENS_0] = { 7, gpio_reg_int_sens_0 },
  465. [GPIO_AC_INT_SENS_1] = { 7, gpio_reg_int_sens_1 },
  466. [GPIO_AC_INT_SENS_2] = { 7, gpio_reg_int_sens_2 },
  467. [GPIO_AC_INT_STATUS] = { 7, gpio_reg_int_status },
  468. [GPIO_AC_RESET_TOLERANT] = { 7, gpio_reg_reset_tolerant },
  469. [GPIO_AC_DEBOUNCE_1] = { 7, gpio_reg_debounce_1 },
  470. [GPIO_AC_DEBOUNCE_2] = { 7, gpio_reg_debounce_2 },
  471. [GPIO_AC_COMMAND_SRC_0] = { 7, gpio_reg_cmd_source_0 },
  472. [GPIO_AC_COMMAND_SRC_1] = { 7, gpio_reg_cmd_source_1 },
  473. [GPIO_AC_DATA_READ] = { 7, gpio_reg_data_read },
  474. [GPIO_AC_INPUT_MASK] = { 7, gpio_reg_input_mask },
  475. };
  476. static const AspeedGPIOReg aspeed_1_8v_gpios[GPIO_1_8V_REG_ARRAY_SIZE] = {
  477. /* 1.8V Set ABCD */
  478. [GPIO_1_8V_ABCD_DATA_VALUE] = {0, gpio_reg_data_value},
  479. [GPIO_1_8V_ABCD_DIRECTION] = {0, gpio_reg_direction},
  480. [GPIO_1_8V_ABCD_INT_ENABLE] = {0, gpio_reg_int_enable},
  481. [GPIO_1_8V_ABCD_INT_SENS_0] = {0, gpio_reg_int_sens_0},
  482. [GPIO_1_8V_ABCD_INT_SENS_1] = {0, gpio_reg_int_sens_1},
  483. [GPIO_1_8V_ABCD_INT_SENS_2] = {0, gpio_reg_int_sens_2},
  484. [GPIO_1_8V_ABCD_INT_STATUS] = {0, gpio_reg_int_status},
  485. [GPIO_1_8V_ABCD_RESET_TOLERANT] = {0, gpio_reg_reset_tolerant},
  486. [GPIO_1_8V_ABCD_DEBOUNCE_1] = {0, gpio_reg_debounce_1},
  487. [GPIO_1_8V_ABCD_DEBOUNCE_2] = {0, gpio_reg_debounce_2},
  488. [GPIO_1_8V_ABCD_COMMAND_SRC_0] = {0, gpio_reg_cmd_source_0},
  489. [GPIO_1_8V_ABCD_COMMAND_SRC_1] = {0, gpio_reg_cmd_source_1},
  490. [GPIO_1_8V_ABCD_DATA_READ] = {0, gpio_reg_data_read},
  491. [GPIO_1_8V_ABCD_INPUT_MASK] = {0, gpio_reg_input_mask},
  492. /* 1.8V Set E */
  493. [GPIO_1_8V_E_DATA_VALUE] = {1, gpio_reg_data_value},
  494. [GPIO_1_8V_E_DIRECTION] = {1, gpio_reg_direction},
  495. [GPIO_1_8V_E_INT_ENABLE] = {1, gpio_reg_int_enable},
  496. [GPIO_1_8V_E_INT_SENS_0] = {1, gpio_reg_int_sens_0},
  497. [GPIO_1_8V_E_INT_SENS_1] = {1, gpio_reg_int_sens_1},
  498. [GPIO_1_8V_E_INT_SENS_2] = {1, gpio_reg_int_sens_2},
  499. [GPIO_1_8V_E_INT_STATUS] = {1, gpio_reg_int_status},
  500. [GPIO_1_8V_E_RESET_TOLERANT] = {1, gpio_reg_reset_tolerant},
  501. [GPIO_1_8V_E_DEBOUNCE_1] = {1, gpio_reg_debounce_1},
  502. [GPIO_1_8V_E_DEBOUNCE_2] = {1, gpio_reg_debounce_2},
  503. [GPIO_1_8V_E_COMMAND_SRC_0] = {1, gpio_reg_cmd_source_0},
  504. [GPIO_1_8V_E_COMMAND_SRC_1] = {1, gpio_reg_cmd_source_1},
  505. [GPIO_1_8V_E_DATA_READ] = {1, gpio_reg_data_read},
  506. [GPIO_1_8V_E_INPUT_MASK] = {1, gpio_reg_input_mask},
  507. };
  508. static uint64_t aspeed_gpio_read(void *opaque, hwaddr offset, uint32_t size)
  509. {
  510. AspeedGPIOState *s = ASPEED_GPIO(opaque);
  511. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  512. uint64_t idx = -1;
  513. const AspeedGPIOReg *reg;
  514. GPIOSets *set;
  515. idx = offset >> 2;
  516. if (idx >= GPIO_DEBOUNCE_TIME_1 && idx <= GPIO_DEBOUNCE_TIME_3) {
  517. idx -= GPIO_DEBOUNCE_TIME_1;
  518. return (uint64_t) s->debounce_regs[idx];
  519. }
  520. reg = &agc->reg_table[idx];
  521. if (reg->set_idx >= agc->nr_gpio_sets) {
  522. qemu_log_mask(LOG_GUEST_ERROR, "%s: no getter for offset 0x%"
  523. HWADDR_PRIx"\n", __func__, offset);
  524. return 0;
  525. }
  526. set = &s->sets[reg->set_idx];
  527. switch (reg->type) {
  528. case gpio_reg_data_value:
  529. return set->data_value;
  530. case gpio_reg_direction:
  531. return set->direction;
  532. case gpio_reg_int_enable:
  533. return set->int_enable;
  534. case gpio_reg_int_sens_0:
  535. return set->int_sens_0;
  536. case gpio_reg_int_sens_1:
  537. return set->int_sens_1;
  538. case gpio_reg_int_sens_2:
  539. return set->int_sens_2;
  540. case gpio_reg_int_status:
  541. return set->int_status;
  542. case gpio_reg_reset_tolerant:
  543. return set->reset_tol;
  544. case gpio_reg_debounce_1:
  545. return set->debounce_1;
  546. case gpio_reg_debounce_2:
  547. return set->debounce_2;
  548. case gpio_reg_cmd_source_0:
  549. return set->cmd_source_0;
  550. case gpio_reg_cmd_source_1:
  551. return set->cmd_source_1;
  552. case gpio_reg_data_read:
  553. return set->data_read;
  554. case gpio_reg_input_mask:
  555. return set->input_mask;
  556. default:
  557. qemu_log_mask(LOG_GUEST_ERROR, "%s: no getter for offset 0x%"
  558. HWADDR_PRIx"\n", __func__, offset);
  559. return 0;
  560. };
  561. }
  562. static void aspeed_gpio_write(void *opaque, hwaddr offset, uint64_t data,
  563. uint32_t size)
  564. {
  565. AspeedGPIOState *s = ASPEED_GPIO(opaque);
  566. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  567. const GPIOSetProperties *props;
  568. uint64_t idx = -1;
  569. const AspeedGPIOReg *reg;
  570. GPIOSets *set;
  571. uint32_t cleared;
  572. idx = offset >> 2;
  573. if (idx >= GPIO_DEBOUNCE_TIME_1 && idx <= GPIO_DEBOUNCE_TIME_3) {
  574. idx -= GPIO_DEBOUNCE_TIME_1;
  575. s->debounce_regs[idx] = (uint32_t) data;
  576. return;
  577. }
  578. reg = &agc->reg_table[idx];
  579. if (reg->set_idx >= agc->nr_gpio_sets) {
  580. qemu_log_mask(LOG_GUEST_ERROR, "%s: no setter for offset 0x%"
  581. HWADDR_PRIx"\n", __func__, offset);
  582. return;
  583. }
  584. set = &s->sets[reg->set_idx];
  585. props = &agc->props[reg->set_idx];
  586. switch (reg->type) {
  587. case gpio_reg_data_value:
  588. data &= props->output;
  589. data = update_value_control_source(set, set->data_value, data);
  590. set->data_read = data;
  591. aspeed_gpio_update(s, set, data);
  592. return;
  593. case gpio_reg_direction:
  594. /*
  595. * where data is the value attempted to be written to the pin:
  596. * pin type | input mask | output mask | expected value
  597. * ------------------------------------------------------------
  598. * bidirectional | 1 | 1 | data
  599. * input only | 1 | 0 | 0
  600. * output only | 0 | 1 | 1
  601. * no pin / gap | 0 | 0 | 0
  602. *
  603. * which is captured by:
  604. * data = ( data | ~input) & output;
  605. */
  606. data = (data | ~props->input) & props->output;
  607. set->direction = update_value_control_source(set, set->direction, data);
  608. break;
  609. case gpio_reg_int_enable:
  610. set->int_enable = update_value_control_source(set, set->int_enable,
  611. data);
  612. break;
  613. case gpio_reg_int_sens_0:
  614. set->int_sens_0 = update_value_control_source(set, set->int_sens_0,
  615. data);
  616. break;
  617. case gpio_reg_int_sens_1:
  618. set->int_sens_1 = update_value_control_source(set, set->int_sens_1,
  619. data);
  620. break;
  621. case gpio_reg_int_sens_2:
  622. set->int_sens_2 = update_value_control_source(set, set->int_sens_2,
  623. data);
  624. break;
  625. case gpio_reg_int_status:
  626. cleared = ctpop32(data & set->int_status);
  627. if (s->pending && cleared) {
  628. assert(s->pending >= cleared);
  629. s->pending -= cleared;
  630. }
  631. set->int_status &= ~data;
  632. break;
  633. case gpio_reg_reset_tolerant:
  634. set->reset_tol = update_value_control_source(set, set->reset_tol,
  635. data);
  636. return;
  637. case gpio_reg_debounce_1:
  638. set->debounce_1 = update_value_control_source(set, set->debounce_1,
  639. data);
  640. return;
  641. case gpio_reg_debounce_2:
  642. set->debounce_2 = update_value_control_source(set, set->debounce_2,
  643. data);
  644. return;
  645. case gpio_reg_cmd_source_0:
  646. set->cmd_source_0 = data & ASPEED_CMD_SRC_MASK;
  647. return;
  648. case gpio_reg_cmd_source_1:
  649. set->cmd_source_1 = data & ASPEED_CMD_SRC_MASK;
  650. return;
  651. case gpio_reg_data_read:
  652. /* Read only register */
  653. return;
  654. case gpio_reg_input_mask:
  655. /*
  656. * feeds into interrupt generation
  657. * 0: read from data value reg will be updated
  658. * 1: read from data value reg will not be updated
  659. */
  660. set->input_mask = data & props->input;
  661. break;
  662. default:
  663. qemu_log_mask(LOG_GUEST_ERROR, "%s: no setter for offset 0x%"
  664. HWADDR_PRIx"\n", __func__, offset);
  665. return;
  666. }
  667. aspeed_gpio_update(s, set, set->data_value);
  668. return;
  669. }
  670. static int get_set_idx(AspeedGPIOState *s, const char *group, int *group_idx)
  671. {
  672. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  673. int set_idx, g_idx = *group_idx;
  674. for (set_idx = 0; set_idx < agc->nr_gpio_sets; set_idx++) {
  675. const GPIOSetProperties *set_props = &agc->props[set_idx];
  676. for (g_idx = 0; g_idx < ASPEED_GROUPS_PER_SET; g_idx++) {
  677. if (!strncmp(group, set_props->group_label[g_idx], strlen(group))) {
  678. *group_idx = g_idx;
  679. return set_idx;
  680. }
  681. }
  682. }
  683. return -1;
  684. }
  685. static void aspeed_gpio_get_pin(Object *obj, Visitor *v, const char *name,
  686. void *opaque, Error **errp)
  687. {
  688. int pin = 0xfff;
  689. bool level = true;
  690. char group[4];
  691. AspeedGPIOState *s = ASPEED_GPIO(obj);
  692. int set_idx, group_idx = 0;
  693. if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) {
  694. /* 1.8V gpio */
  695. if (sscanf(name, "gpio%3[18A-E]%1d", group, &pin) != 2) {
  696. error_setg(errp, "%s: error reading %s", __func__, name);
  697. return;
  698. }
  699. }
  700. set_idx = get_set_idx(s, group, &group_idx);
  701. if (set_idx == -1) {
  702. error_setg(errp, "%s: invalid group %s", __func__, group);
  703. return;
  704. }
  705. pin = pin + group_idx * GPIOS_PER_GROUP;
  706. level = aspeed_gpio_get_pin_level(s, set_idx, pin);
  707. visit_type_bool(v, name, &level, errp);
  708. }
  709. static void aspeed_gpio_set_pin(Object *obj, Visitor *v, const char *name,
  710. void *opaque, Error **errp)
  711. {
  712. Error *local_err = NULL;
  713. bool level;
  714. int pin = 0xfff;
  715. char group[4];
  716. AspeedGPIOState *s = ASPEED_GPIO(obj);
  717. int set_idx, group_idx = 0;
  718. visit_type_bool(v, name, &level, &local_err);
  719. if (local_err) {
  720. error_propagate(errp, local_err);
  721. return;
  722. }
  723. if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) {
  724. /* 1.8V gpio */
  725. if (sscanf(name, "gpio%3[18A-E]%1d", group, &pin) != 2) {
  726. error_setg(errp, "%s: error reading %s", __func__, name);
  727. return;
  728. }
  729. }
  730. set_idx = get_set_idx(s, group, &group_idx);
  731. if (set_idx == -1) {
  732. error_setg(errp, "%s: invalid group %s", __func__, group);
  733. return;
  734. }
  735. pin = pin + group_idx * GPIOS_PER_GROUP;
  736. aspeed_gpio_set_pin_level(s, set_idx, pin, level);
  737. }
  738. /****************** Setup functions ******************/
  739. static const GPIOSetProperties ast2400_set_props[] = {
  740. [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
  741. [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
  742. [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
  743. [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
  744. [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
  745. [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
  746. [6] = {0x0000000f, 0x0fffff0f, {"Y", "Z", "AA", "AB"} },
  747. };
  748. static const GPIOSetProperties ast2500_set_props[] = {
  749. [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
  750. [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
  751. [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
  752. [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
  753. [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
  754. [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
  755. [6] = {0xffffff0f, 0x0fffff0f, {"Y", "Z", "AA", "AB"} },
  756. [7] = {0x000000ff, 0x000000ff, {"AC"} },
  757. };
  758. static GPIOSetProperties ast2600_3_6v_set_props[] = {
  759. [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
  760. [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
  761. [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
  762. [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
  763. [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
  764. [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
  765. [6] = {0xffff0000, 0x0fff0000, {"Y", "Z", "", ""} },
  766. };
  767. static GPIOSetProperties ast2600_1_8v_set_props[] = {
  768. [0] = {0xffffffff, 0xffffffff, {"18A", "18B", "18C", "18D"} },
  769. [1] = {0x0000000f, 0x0000000f, {"18E"} },
  770. };
  771. static const MemoryRegionOps aspeed_gpio_ops = {
  772. .read = aspeed_gpio_read,
  773. .write = aspeed_gpio_write,
  774. .endianness = DEVICE_LITTLE_ENDIAN,
  775. .valid.min_access_size = 4,
  776. .valid.max_access_size = 4,
  777. };
  778. static void aspeed_gpio_reset(DeviceState *dev)
  779. {
  780. AspeedGPIOState *s = ASPEED_GPIO(dev);
  781. /* TODO: respect the reset tolerance registers */
  782. memset(s->sets, 0, sizeof(s->sets));
  783. }
  784. static void aspeed_gpio_realize(DeviceState *dev, Error **errp)
  785. {
  786. AspeedGPIOState *s = ASPEED_GPIO(dev);
  787. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  788. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  789. int pin;
  790. /* Interrupt parent line */
  791. sysbus_init_irq(sbd, &s->irq);
  792. /* Individual GPIOs */
  793. for (pin = 0; pin < agc->nr_gpio_pins; pin++) {
  794. sysbus_init_irq(sbd, &s->gpios[pin]);
  795. }
  796. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_gpio_ops, s,
  797. TYPE_ASPEED_GPIO, GPIO_MAX_MEM_SIZE);
  798. sysbus_init_mmio(sbd, &s->iomem);
  799. }
  800. static void aspeed_gpio_init(Object *obj)
  801. {
  802. AspeedGPIOState *s = ASPEED_GPIO(obj);
  803. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  804. int pin;
  805. for (pin = 0; pin < agc->nr_gpio_pins; pin++) {
  806. char *name;
  807. int set_idx = pin / GPIOS_PER_SET;
  808. int pin_idx = aspeed_adjust_pin(s, pin) - (set_idx * GPIOS_PER_SET);
  809. int group_idx = pin_idx >> GPIO_GROUP_SHIFT;
  810. const GPIOSetProperties *props = &agc->props[set_idx];
  811. name = g_strdup_printf("gpio%s%d", props->group_label[group_idx],
  812. pin_idx % GPIOS_PER_GROUP);
  813. object_property_add(obj, name, "bool", aspeed_gpio_get_pin,
  814. aspeed_gpio_set_pin, NULL, NULL, NULL);
  815. }
  816. }
  817. static const VMStateDescription vmstate_gpio_regs = {
  818. .name = TYPE_ASPEED_GPIO"/regs",
  819. .version_id = 1,
  820. .minimum_version_id = 1,
  821. .fields = (VMStateField[]) {
  822. VMSTATE_UINT32(data_value, GPIOSets),
  823. VMSTATE_UINT32(data_read, GPIOSets),
  824. VMSTATE_UINT32(direction, GPIOSets),
  825. VMSTATE_UINT32(int_enable, GPIOSets),
  826. VMSTATE_UINT32(int_sens_0, GPIOSets),
  827. VMSTATE_UINT32(int_sens_1, GPIOSets),
  828. VMSTATE_UINT32(int_sens_2, GPIOSets),
  829. VMSTATE_UINT32(int_status, GPIOSets),
  830. VMSTATE_UINT32(reset_tol, GPIOSets),
  831. VMSTATE_UINT32(cmd_source_0, GPIOSets),
  832. VMSTATE_UINT32(cmd_source_1, GPIOSets),
  833. VMSTATE_UINT32(debounce_1, GPIOSets),
  834. VMSTATE_UINT32(debounce_2, GPIOSets),
  835. VMSTATE_UINT32(input_mask, GPIOSets),
  836. VMSTATE_END_OF_LIST(),
  837. }
  838. };
  839. static const VMStateDescription vmstate_aspeed_gpio = {
  840. .name = TYPE_ASPEED_GPIO,
  841. .version_id = 1,
  842. .minimum_version_id = 1,
  843. .fields = (VMStateField[]) {
  844. VMSTATE_STRUCT_ARRAY(sets, AspeedGPIOState, ASPEED_GPIO_MAX_NR_SETS,
  845. 1, vmstate_gpio_regs, GPIOSets),
  846. VMSTATE_UINT32_ARRAY(debounce_regs, AspeedGPIOState,
  847. ASPEED_GPIO_NR_DEBOUNCE_REGS),
  848. VMSTATE_END_OF_LIST(),
  849. }
  850. };
  851. static void aspeed_gpio_class_init(ObjectClass *klass, void *data)
  852. {
  853. DeviceClass *dc = DEVICE_CLASS(klass);
  854. dc->realize = aspeed_gpio_realize;
  855. dc->reset = aspeed_gpio_reset;
  856. dc->desc = "Aspeed GPIO Controller";
  857. dc->vmsd = &vmstate_aspeed_gpio;
  858. }
  859. static void aspeed_gpio_ast2400_class_init(ObjectClass *klass, void *data)
  860. {
  861. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  862. agc->props = ast2400_set_props;
  863. agc->nr_gpio_pins = 216;
  864. agc->nr_gpio_sets = 7;
  865. agc->gap = 196;
  866. agc->reg_table = aspeed_3_6v_gpios;
  867. }
  868. static void aspeed_gpio_2500_class_init(ObjectClass *klass, void *data)
  869. {
  870. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  871. agc->props = ast2500_set_props;
  872. agc->nr_gpio_pins = 228;
  873. agc->nr_gpio_sets = 8;
  874. agc->gap = 220;
  875. agc->reg_table = aspeed_3_6v_gpios;
  876. }
  877. static void aspeed_gpio_ast2600_3_6v_class_init(ObjectClass *klass, void *data)
  878. {
  879. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  880. agc->props = ast2600_3_6v_set_props;
  881. agc->nr_gpio_pins = 208;
  882. agc->nr_gpio_sets = 7;
  883. agc->reg_table = aspeed_3_6v_gpios;
  884. }
  885. static void aspeed_gpio_ast2600_1_8v_class_init(ObjectClass *klass, void *data)
  886. {
  887. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  888. agc->props = ast2600_1_8v_set_props;
  889. agc->nr_gpio_pins = 36;
  890. agc->nr_gpio_sets = 2;
  891. agc->reg_table = aspeed_1_8v_gpios;
  892. }
  893. static const TypeInfo aspeed_gpio_info = {
  894. .name = TYPE_ASPEED_GPIO,
  895. .parent = TYPE_SYS_BUS_DEVICE,
  896. .instance_size = sizeof(AspeedGPIOState),
  897. .class_size = sizeof(AspeedGPIOClass),
  898. .class_init = aspeed_gpio_class_init,
  899. .abstract = true,
  900. };
  901. static const TypeInfo aspeed_gpio_ast2400_info = {
  902. .name = TYPE_ASPEED_GPIO "-ast2400",
  903. .parent = TYPE_ASPEED_GPIO,
  904. .class_init = aspeed_gpio_ast2400_class_init,
  905. .instance_init = aspeed_gpio_init,
  906. };
  907. static const TypeInfo aspeed_gpio_ast2500_info = {
  908. .name = TYPE_ASPEED_GPIO "-ast2500",
  909. .parent = TYPE_ASPEED_GPIO,
  910. .class_init = aspeed_gpio_2500_class_init,
  911. .instance_init = aspeed_gpio_init,
  912. };
  913. static const TypeInfo aspeed_gpio_ast2600_3_6v_info = {
  914. .name = TYPE_ASPEED_GPIO "-ast2600",
  915. .parent = TYPE_ASPEED_GPIO,
  916. .class_init = aspeed_gpio_ast2600_3_6v_class_init,
  917. .instance_init = aspeed_gpio_init,
  918. };
  919. static const TypeInfo aspeed_gpio_ast2600_1_8v_info = {
  920. .name = TYPE_ASPEED_GPIO "-ast2600-1_8v",
  921. .parent = TYPE_ASPEED_GPIO,
  922. .class_init = aspeed_gpio_ast2600_1_8v_class_init,
  923. .instance_init = aspeed_gpio_init,
  924. };
  925. static void aspeed_gpio_register_types(void)
  926. {
  927. type_register_static(&aspeed_gpio_info);
  928. type_register_static(&aspeed_gpio_ast2400_info);
  929. type_register_static(&aspeed_gpio_ast2500_info);
  930. type_register_static(&aspeed_gpio_ast2600_3_6v_info);
  931. type_register_static(&aspeed_gpio_ast2600_1_8v_info);
  932. }
  933. type_init(aspeed_gpio_register_types);