puv3_dma.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * DMA device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "hw/sysbus.h"
  13. #undef DEBUG_PUV3
  14. #include "hw/unicore32/puv3.h"
  15. #include "qemu/module.h"
  16. #define PUV3_DMA_CH_NR (6)
  17. #define PUV3_DMA_CH_MASK (0xff)
  18. #define PUV3_DMA_CH(offset) ((offset) >> 8)
  19. #define TYPE_PUV3_DMA "puv3_dma"
  20. #define PUV3_DMA(obj) OBJECT_CHECK(PUV3DMAState, (obj), TYPE_PUV3_DMA)
  21. typedef struct PUV3DMAState {
  22. SysBusDevice parent_obj;
  23. MemoryRegion iomem;
  24. uint32_t reg_CFG[PUV3_DMA_CH_NR];
  25. } PUV3DMAState;
  26. static uint64_t puv3_dma_read(void *opaque, hwaddr offset,
  27. unsigned size)
  28. {
  29. PUV3DMAState *s = opaque;
  30. uint32_t ret = 0;
  31. assert(PUV3_DMA_CH(offset) < PUV3_DMA_CH_NR);
  32. switch (offset & PUV3_DMA_CH_MASK) {
  33. case 0x10:
  34. ret = s->reg_CFG[PUV3_DMA_CH(offset)];
  35. break;
  36. default:
  37. DPRINTF("Bad offset 0x%x\n", offset);
  38. }
  39. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  40. return ret;
  41. }
  42. static void puv3_dma_write(void *opaque, hwaddr offset,
  43. uint64_t value, unsigned size)
  44. {
  45. PUV3DMAState *s = opaque;
  46. assert(PUV3_DMA_CH(offset) < PUV3_DMA_CH_NR);
  47. switch (offset & PUV3_DMA_CH_MASK) {
  48. case 0x10:
  49. s->reg_CFG[PUV3_DMA_CH(offset)] = value;
  50. break;
  51. default:
  52. DPRINTF("Bad offset 0x%x\n", offset);
  53. }
  54. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  55. }
  56. static const MemoryRegionOps puv3_dma_ops = {
  57. .read = puv3_dma_read,
  58. .write = puv3_dma_write,
  59. .impl = {
  60. .min_access_size = 4,
  61. .max_access_size = 4,
  62. },
  63. .endianness = DEVICE_NATIVE_ENDIAN,
  64. };
  65. static void puv3_dma_realize(DeviceState *dev, Error **errp)
  66. {
  67. PUV3DMAState *s = PUV3_DMA(dev);
  68. int i;
  69. for (i = 0; i < PUV3_DMA_CH_NR; i++) {
  70. s->reg_CFG[i] = 0x0;
  71. }
  72. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_dma_ops, s, "puv3_dma",
  73. PUV3_REGS_OFFSET);
  74. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
  75. }
  76. static void puv3_dma_class_init(ObjectClass *klass, void *data)
  77. {
  78. DeviceClass *dc = DEVICE_CLASS(klass);
  79. dc->realize = puv3_dma_realize;
  80. }
  81. static const TypeInfo puv3_dma_info = {
  82. .name = TYPE_PUV3_DMA,
  83. .parent = TYPE_SYS_BUS_DEVICE,
  84. .instance_size = sizeof(PUV3DMAState),
  85. .class_init = puv3_dma_class_init,
  86. };
  87. static void puv3_dma_register_type(void)
  88. {
  89. type_register_static(&puv3_dma_info);
  90. }
  91. type_init(puv3_dma_register_type)