versatilepb.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * ARM Versatile Platform/Application Baseboard System emulation.
  3. *
  4. * Copyright (c) 2005-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "hw/sysbus.h"
  13. #include "migration/vmstate.h"
  14. #include "hw/arm/boot.h"
  15. #include "hw/net/smc91c111.h"
  16. #include "net/net.h"
  17. #include "sysemu/sysemu.h"
  18. #include "hw/pci/pci.h"
  19. #include "hw/i2c/i2c.h"
  20. #include "hw/irq.h"
  21. #include "hw/boards.h"
  22. #include "exec/address-spaces.h"
  23. #include "hw/block/flash.h"
  24. #include "qemu/error-report.h"
  25. #include "hw/char/pl011.h"
  26. #define VERSATILE_FLASH_ADDR 0x34000000
  27. #define VERSATILE_FLASH_SIZE (64 * 1024 * 1024)
  28. #define VERSATILE_FLASH_SECT_SIZE (256 * 1024)
  29. /* Primary interrupt controller. */
  30. #define TYPE_VERSATILE_PB_SIC "versatilepb_sic"
  31. #define VERSATILE_PB_SIC(obj) \
  32. OBJECT_CHECK(vpb_sic_state, (obj), TYPE_VERSATILE_PB_SIC)
  33. typedef struct vpb_sic_state {
  34. SysBusDevice parent_obj;
  35. MemoryRegion iomem;
  36. uint32_t level;
  37. uint32_t mask;
  38. uint32_t pic_enable;
  39. qemu_irq parent[32];
  40. int irq;
  41. } vpb_sic_state;
  42. static const VMStateDescription vmstate_vpb_sic = {
  43. .name = "versatilepb_sic",
  44. .version_id = 1,
  45. .minimum_version_id = 1,
  46. .fields = (VMStateField[]) {
  47. VMSTATE_UINT32(level, vpb_sic_state),
  48. VMSTATE_UINT32(mask, vpb_sic_state),
  49. VMSTATE_UINT32(pic_enable, vpb_sic_state),
  50. VMSTATE_END_OF_LIST()
  51. }
  52. };
  53. static void vpb_sic_update(vpb_sic_state *s)
  54. {
  55. uint32_t flags;
  56. flags = s->level & s->mask;
  57. qemu_set_irq(s->parent[s->irq], flags != 0);
  58. }
  59. static void vpb_sic_update_pic(vpb_sic_state *s)
  60. {
  61. int i;
  62. uint32_t mask;
  63. for (i = 21; i <= 30; i++) {
  64. mask = 1u << i;
  65. if (!(s->pic_enable & mask))
  66. continue;
  67. qemu_set_irq(s->parent[i], (s->level & mask) != 0);
  68. }
  69. }
  70. static void vpb_sic_set_irq(void *opaque, int irq, int level)
  71. {
  72. vpb_sic_state *s = (vpb_sic_state *)opaque;
  73. if (level)
  74. s->level |= 1u << irq;
  75. else
  76. s->level &= ~(1u << irq);
  77. if (s->pic_enable & (1u << irq))
  78. qemu_set_irq(s->parent[irq], level);
  79. vpb_sic_update(s);
  80. }
  81. static uint64_t vpb_sic_read(void *opaque, hwaddr offset,
  82. unsigned size)
  83. {
  84. vpb_sic_state *s = (vpb_sic_state *)opaque;
  85. switch (offset >> 2) {
  86. case 0: /* STATUS */
  87. return s->level & s->mask;
  88. case 1: /* RAWSTAT */
  89. return s->level;
  90. case 2: /* ENABLE */
  91. return s->mask;
  92. case 4: /* SOFTINT */
  93. return s->level & 1;
  94. case 8: /* PICENABLE */
  95. return s->pic_enable;
  96. default:
  97. printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
  98. return 0;
  99. }
  100. }
  101. static void vpb_sic_write(void *opaque, hwaddr offset,
  102. uint64_t value, unsigned size)
  103. {
  104. vpb_sic_state *s = (vpb_sic_state *)opaque;
  105. switch (offset >> 2) {
  106. case 2: /* ENSET */
  107. s->mask |= value;
  108. break;
  109. case 3: /* ENCLR */
  110. s->mask &= ~value;
  111. break;
  112. case 4: /* SOFTINTSET */
  113. if (value)
  114. s->mask |= 1;
  115. break;
  116. case 5: /* SOFTINTCLR */
  117. if (value)
  118. s->mask &= ~1u;
  119. break;
  120. case 8: /* PICENSET */
  121. s->pic_enable |= (value & 0x7fe00000);
  122. vpb_sic_update_pic(s);
  123. break;
  124. case 9: /* PICENCLR */
  125. s->pic_enable &= ~value;
  126. vpb_sic_update_pic(s);
  127. break;
  128. default:
  129. printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
  130. return;
  131. }
  132. vpb_sic_update(s);
  133. }
  134. static const MemoryRegionOps vpb_sic_ops = {
  135. .read = vpb_sic_read,
  136. .write = vpb_sic_write,
  137. .endianness = DEVICE_NATIVE_ENDIAN,
  138. };
  139. static void vpb_sic_init(Object *obj)
  140. {
  141. DeviceState *dev = DEVICE(obj);
  142. vpb_sic_state *s = VERSATILE_PB_SIC(obj);
  143. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  144. int i;
  145. qdev_init_gpio_in(dev, vpb_sic_set_irq, 32);
  146. for (i = 0; i < 32; i++) {
  147. sysbus_init_irq(sbd, &s->parent[i]);
  148. }
  149. s->irq = 31;
  150. memory_region_init_io(&s->iomem, obj, &vpb_sic_ops, s,
  151. "vpb-sic", 0x1000);
  152. sysbus_init_mmio(sbd, &s->iomem);
  153. }
  154. /* Board init. */
  155. /* The AB and PB boards both use the same core, just with different
  156. peripherals and expansion busses. For now we emulate a subset of the
  157. PB peripherals and just change the board ID. */
  158. static struct arm_boot_info versatile_binfo;
  159. static void versatile_init(MachineState *machine, int board_id)
  160. {
  161. Object *cpuobj;
  162. ARMCPU *cpu;
  163. MemoryRegion *sysmem = get_system_memory();
  164. MemoryRegion *ram = g_new(MemoryRegion, 1);
  165. qemu_irq pic[32];
  166. qemu_irq sic[32];
  167. DeviceState *dev, *sysctl;
  168. SysBusDevice *busdev;
  169. DeviceState *pl041;
  170. PCIBus *pci_bus;
  171. NICInfo *nd;
  172. I2CBus *i2c;
  173. int n;
  174. int done_smc = 0;
  175. DriveInfo *dinfo;
  176. if (machine->ram_size > 0x10000000) {
  177. /* Device starting at address 0x10000000,
  178. * and memory cannot overlap with devices.
  179. * Refuse to run rather than behaving very confusingly.
  180. */
  181. error_report("versatilepb: memory size must not exceed 256MB");
  182. exit(1);
  183. }
  184. cpuobj = object_new(machine->cpu_type);
  185. /* By default ARM1176 CPUs have EL3 enabled. This board does not
  186. * currently support EL3 so the CPU EL3 property is disabled before
  187. * realization.
  188. */
  189. if (object_property_find(cpuobj, "has_el3", NULL)) {
  190. object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
  191. }
  192. object_property_set_bool(cpuobj, true, "realized", &error_fatal);
  193. cpu = ARM_CPU(cpuobj);
  194. memory_region_allocate_system_memory(ram, NULL, "versatile.ram",
  195. machine->ram_size);
  196. /* ??? RAM should repeat to fill physical memory space. */
  197. /* SDRAM at address zero. */
  198. memory_region_add_subregion(sysmem, 0, ram);
  199. sysctl = qdev_create(NULL, "realview_sysctl");
  200. qdev_prop_set_uint32(sysctl, "sys_id", 0x41007004);
  201. qdev_prop_set_uint32(sysctl, "proc_id", 0x02000000);
  202. qdev_init_nofail(sysctl);
  203. sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
  204. dev = sysbus_create_varargs("pl190", 0x10140000,
  205. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
  206. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
  207. NULL);
  208. for (n = 0; n < 32; n++) {
  209. pic[n] = qdev_get_gpio_in(dev, n);
  210. }
  211. dev = sysbus_create_simple(TYPE_VERSATILE_PB_SIC, 0x10003000, NULL);
  212. for (n = 0; n < 32; n++) {
  213. sysbus_connect_irq(SYS_BUS_DEVICE(dev), n, pic[n]);
  214. sic[n] = qdev_get_gpio_in(dev, n);
  215. }
  216. sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
  217. sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
  218. dev = qdev_create(NULL, "versatile_pci");
  219. busdev = SYS_BUS_DEVICE(dev);
  220. qdev_init_nofail(dev);
  221. sysbus_mmio_map(busdev, 0, 0x10001000); /* PCI controller regs */
  222. sysbus_mmio_map(busdev, 1, 0x41000000); /* PCI self-config */
  223. sysbus_mmio_map(busdev, 2, 0x42000000); /* PCI config */
  224. sysbus_mmio_map(busdev, 3, 0x43000000); /* PCI I/O */
  225. sysbus_mmio_map(busdev, 4, 0x44000000); /* PCI memory window 1 */
  226. sysbus_mmio_map(busdev, 5, 0x50000000); /* PCI memory window 2 */
  227. sysbus_mmio_map(busdev, 6, 0x60000000); /* PCI memory window 3 */
  228. sysbus_connect_irq(busdev, 0, sic[27]);
  229. sysbus_connect_irq(busdev, 1, sic[28]);
  230. sysbus_connect_irq(busdev, 2, sic[29]);
  231. sysbus_connect_irq(busdev, 3, sic[30]);
  232. pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
  233. for(n = 0; n < nb_nics; n++) {
  234. nd = &nd_table[n];
  235. if (!done_smc && (!nd->model || strcmp(nd->model, "smc91c111") == 0)) {
  236. smc91c111_init(nd, 0x10010000, sic[25]);
  237. done_smc = 1;
  238. } else {
  239. pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
  240. }
  241. }
  242. if (machine_usb(machine)) {
  243. pci_create_simple(pci_bus, -1, "pci-ohci");
  244. }
  245. n = drive_get_max_bus(IF_SCSI);
  246. while (n >= 0) {
  247. dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
  248. lsi53c8xx_handle_legacy_cmdline(dev);
  249. n--;
  250. }
  251. pl011_create(0x101f1000, pic[12], serial_hd(0));
  252. pl011_create(0x101f2000, pic[13], serial_hd(1));
  253. pl011_create(0x101f3000, pic[14], serial_hd(2));
  254. pl011_create(0x10009000, sic[6], serial_hd(3));
  255. dev = qdev_create(NULL, "pl080");
  256. object_property_set_link(OBJECT(dev), OBJECT(sysmem), "downstream",
  257. &error_fatal);
  258. qdev_init_nofail(dev);
  259. busdev = SYS_BUS_DEVICE(dev);
  260. sysbus_mmio_map(busdev, 0, 0x10130000);
  261. sysbus_connect_irq(busdev, 0, pic[17]);
  262. sysbus_create_simple("sp804", 0x101e2000, pic[4]);
  263. sysbus_create_simple("sp804", 0x101e3000, pic[5]);
  264. sysbus_create_simple("pl061", 0x101e4000, pic[6]);
  265. sysbus_create_simple("pl061", 0x101e5000, pic[7]);
  266. sysbus_create_simple("pl061", 0x101e6000, pic[8]);
  267. sysbus_create_simple("pl061", 0x101e7000, pic[9]);
  268. /* The versatile/PB actually has a modified Color LCD controller
  269. that includes hardware cursor support from the PL111. */
  270. dev = sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]);
  271. /* Wire up the mux control signals from the SYS_CLCD register */
  272. qdev_connect_gpio_out(sysctl, 0, qdev_get_gpio_in(dev, 0));
  273. sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
  274. sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
  275. /* Add PL031 Real Time Clock. */
  276. sysbus_create_simple("pl031", 0x101e8000, pic[10]);
  277. dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
  278. i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
  279. i2c_create_slave(i2c, "ds1338", 0x68);
  280. /* Add PL041 AACI Interface to the LM4549 codec */
  281. pl041 = qdev_create(NULL, "pl041");
  282. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  283. qdev_init_nofail(pl041);
  284. sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
  285. sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, sic[24]);
  286. /* Memory map for Versatile/PB: */
  287. /* 0x10000000 System registers. */
  288. /* 0x10001000 PCI controller config registers. */
  289. /* 0x10002000 Serial bus interface. */
  290. /* 0x10003000 Secondary interrupt controller. */
  291. /* 0x10004000 AACI (audio). */
  292. /* 0x10005000 MMCI0. */
  293. /* 0x10006000 KMI0 (keyboard). */
  294. /* 0x10007000 KMI1 (mouse). */
  295. /* 0x10008000 Character LCD Interface. */
  296. /* 0x10009000 UART3. */
  297. /* 0x1000a000 Smart card 1. */
  298. /* 0x1000b000 MMCI1. */
  299. /* 0x10010000 Ethernet. */
  300. /* 0x10020000 USB. */
  301. /* 0x10100000 SSMC. */
  302. /* 0x10110000 MPMC. */
  303. /* 0x10120000 CLCD Controller. */
  304. /* 0x10130000 DMA Controller. */
  305. /* 0x10140000 Vectored interrupt controller. */
  306. /* 0x101d0000 AHB Monitor Interface. */
  307. /* 0x101e0000 System Controller. */
  308. /* 0x101e1000 Watchdog Interface. */
  309. /* 0x101e2000 Timer 0/1. */
  310. /* 0x101e3000 Timer 2/3. */
  311. /* 0x101e4000 GPIO port 0. */
  312. /* 0x101e5000 GPIO port 1. */
  313. /* 0x101e6000 GPIO port 2. */
  314. /* 0x101e7000 GPIO port 3. */
  315. /* 0x101e8000 RTC. */
  316. /* 0x101f0000 Smart card 0. */
  317. /* 0x101f1000 UART0. */
  318. /* 0x101f2000 UART1. */
  319. /* 0x101f3000 UART2. */
  320. /* 0x101f4000 SSPI. */
  321. /* 0x34000000 NOR Flash */
  322. dinfo = drive_get(IF_PFLASH, 0, 0);
  323. if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash",
  324. VERSATILE_FLASH_SIZE,
  325. dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
  326. VERSATILE_FLASH_SECT_SIZE,
  327. 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) {
  328. fprintf(stderr, "qemu: Error registering flash memory.\n");
  329. }
  330. versatile_binfo.ram_size = machine->ram_size;
  331. versatile_binfo.board_id = board_id;
  332. arm_load_kernel(cpu, machine, &versatile_binfo);
  333. }
  334. static void vpb_init(MachineState *machine)
  335. {
  336. versatile_init(machine, 0x183);
  337. }
  338. static void vab_init(MachineState *machine)
  339. {
  340. versatile_init(machine, 0x25e);
  341. }
  342. static void versatilepb_class_init(ObjectClass *oc, void *data)
  343. {
  344. MachineClass *mc = MACHINE_CLASS(oc);
  345. mc->desc = "ARM Versatile/PB (ARM926EJ-S)";
  346. mc->init = vpb_init;
  347. mc->block_default_type = IF_SCSI;
  348. mc->ignore_memory_transaction_failures = true;
  349. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  350. }
  351. static const TypeInfo versatilepb_type = {
  352. .name = MACHINE_TYPE_NAME("versatilepb"),
  353. .parent = TYPE_MACHINE,
  354. .class_init = versatilepb_class_init,
  355. };
  356. static void versatileab_class_init(ObjectClass *oc, void *data)
  357. {
  358. MachineClass *mc = MACHINE_CLASS(oc);
  359. mc->desc = "ARM Versatile/AB (ARM926EJ-S)";
  360. mc->init = vab_init;
  361. mc->block_default_type = IF_SCSI;
  362. mc->ignore_memory_transaction_failures = true;
  363. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  364. }
  365. static const TypeInfo versatileab_type = {
  366. .name = MACHINE_TYPE_NAME("versatileab"),
  367. .parent = TYPE_MACHINE,
  368. .class_init = versatileab_class_init,
  369. };
  370. static void versatile_machine_init(void)
  371. {
  372. type_register_static(&versatilepb_type);
  373. type_register_static(&versatileab_type);
  374. }
  375. type_init(versatile_machine_init)
  376. static void vpb_sic_class_init(ObjectClass *klass, void *data)
  377. {
  378. DeviceClass *dc = DEVICE_CLASS(klass);
  379. dc->vmsd = &vmstate_vpb_sic;
  380. }
  381. static const TypeInfo vpb_sic_info = {
  382. .name = TYPE_VERSATILE_PB_SIC,
  383. .parent = TYPE_SYS_BUS_DEVICE,
  384. .instance_size = sizeof(vpb_sic_state),
  385. .instance_init = vpb_sic_init,
  386. .class_init = vpb_sic_class_init,
  387. };
  388. static void versatilepb_register_types(void)
  389. {
  390. type_register_static(&vpb_sic_info);
  391. }
  392. type_init(versatilepb_register_types)