pxa2xx.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338
  1. /*
  2. * Intel XScale PXA255/270 processor support.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu-common.h"
  11. #include "qemu/error-report.h"
  12. #include "qemu/module.h"
  13. #include "qapi/error.h"
  14. #include "cpu.h"
  15. #include "hw/sysbus.h"
  16. #include "migration/vmstate.h"
  17. #include "hw/arm/pxa.h"
  18. #include "sysemu/sysemu.h"
  19. #include "hw/char/serial.h"
  20. #include "hw/i2c/i2c.h"
  21. #include "hw/irq.h"
  22. #include "hw/qdev-properties.h"
  23. #include "hw/ssi/ssi.h"
  24. #include "chardev/char-fe.h"
  25. #include "sysemu/blockdev.h"
  26. #include "sysemu/qtest.h"
  27. #include "qemu/cutils.h"
  28. static struct {
  29. hwaddr io_base;
  30. int irqn;
  31. } pxa255_serial[] = {
  32. { 0x40100000, PXA2XX_PIC_FFUART },
  33. { 0x40200000, PXA2XX_PIC_BTUART },
  34. { 0x40700000, PXA2XX_PIC_STUART },
  35. { 0x41600000, PXA25X_PIC_HWUART },
  36. { 0, 0 }
  37. }, pxa270_serial[] = {
  38. { 0x40100000, PXA2XX_PIC_FFUART },
  39. { 0x40200000, PXA2XX_PIC_BTUART },
  40. { 0x40700000, PXA2XX_PIC_STUART },
  41. { 0, 0 }
  42. };
  43. typedef struct PXASSPDef {
  44. hwaddr io_base;
  45. int irqn;
  46. } PXASSPDef;
  47. #if 0
  48. static PXASSPDef pxa250_ssp[] = {
  49. { 0x41000000, PXA2XX_PIC_SSP },
  50. { 0, 0 }
  51. };
  52. #endif
  53. static PXASSPDef pxa255_ssp[] = {
  54. { 0x41000000, PXA2XX_PIC_SSP },
  55. { 0x41400000, PXA25X_PIC_NSSP },
  56. { 0, 0 }
  57. };
  58. #if 0
  59. static PXASSPDef pxa26x_ssp[] = {
  60. { 0x41000000, PXA2XX_PIC_SSP },
  61. { 0x41400000, PXA25X_PIC_NSSP },
  62. { 0x41500000, PXA26X_PIC_ASSP },
  63. { 0, 0 }
  64. };
  65. #endif
  66. static PXASSPDef pxa27x_ssp[] = {
  67. { 0x41000000, PXA2XX_PIC_SSP },
  68. { 0x41700000, PXA27X_PIC_SSP2 },
  69. { 0x41900000, PXA2XX_PIC_SSP3 },
  70. { 0, 0 }
  71. };
  72. #define PMCR 0x00 /* Power Manager Control register */
  73. #define PSSR 0x04 /* Power Manager Sleep Status register */
  74. #define PSPR 0x08 /* Power Manager Scratch-Pad register */
  75. #define PWER 0x0c /* Power Manager Wake-Up Enable register */
  76. #define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
  77. #define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
  78. #define PEDR 0x18 /* Power Manager Edge-Detect Status register */
  79. #define PCFR 0x1c /* Power Manager General Configuration register */
  80. #define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
  81. #define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
  82. #define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
  83. #define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
  84. #define RCSR 0x30 /* Reset Controller Status register */
  85. #define PSLR 0x34 /* Power Manager Sleep Configuration register */
  86. #define PTSR 0x38 /* Power Manager Standby Configuration register */
  87. #define PVCR 0x40 /* Power Manager Voltage Change Control register */
  88. #define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
  89. #define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
  90. #define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
  91. #define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
  92. #define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
  93. static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
  94. unsigned size)
  95. {
  96. PXA2xxState *s = (PXA2xxState *) opaque;
  97. switch (addr) {
  98. case PMCR ... PCMD31:
  99. if (addr & 3)
  100. goto fail;
  101. return s->pm_regs[addr >> 2];
  102. default:
  103. fail:
  104. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  105. break;
  106. }
  107. return 0;
  108. }
  109. static void pxa2xx_pm_write(void *opaque, hwaddr addr,
  110. uint64_t value, unsigned size)
  111. {
  112. PXA2xxState *s = (PXA2xxState *) opaque;
  113. switch (addr) {
  114. case PMCR:
  115. /* Clear the write-one-to-clear bits... */
  116. s->pm_regs[addr >> 2] &= ~(value & 0x2a);
  117. /* ...and set the plain r/w bits */
  118. s->pm_regs[addr >> 2] &= ~0x15;
  119. s->pm_regs[addr >> 2] |= value & 0x15;
  120. break;
  121. case PSSR: /* Read-clean registers */
  122. case RCSR:
  123. case PKSR:
  124. s->pm_regs[addr >> 2] &= ~value;
  125. break;
  126. default: /* Read-write registers */
  127. if (!(addr & 3)) {
  128. s->pm_regs[addr >> 2] = value;
  129. break;
  130. }
  131. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  132. break;
  133. }
  134. }
  135. static const MemoryRegionOps pxa2xx_pm_ops = {
  136. .read = pxa2xx_pm_read,
  137. .write = pxa2xx_pm_write,
  138. .endianness = DEVICE_NATIVE_ENDIAN,
  139. };
  140. static const VMStateDescription vmstate_pxa2xx_pm = {
  141. .name = "pxa2xx_pm",
  142. .version_id = 0,
  143. .minimum_version_id = 0,
  144. .fields = (VMStateField[]) {
  145. VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
  146. VMSTATE_END_OF_LIST()
  147. }
  148. };
  149. #define CCCR 0x00 /* Core Clock Configuration register */
  150. #define CKEN 0x04 /* Clock Enable register */
  151. #define OSCC 0x08 /* Oscillator Configuration register */
  152. #define CCSR 0x0c /* Core Clock Status register */
  153. static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
  154. unsigned size)
  155. {
  156. PXA2xxState *s = (PXA2xxState *) opaque;
  157. switch (addr) {
  158. case CCCR:
  159. case CKEN:
  160. case OSCC:
  161. return s->cm_regs[addr >> 2];
  162. case CCSR:
  163. return s->cm_regs[CCCR >> 2] | (3 << 28);
  164. default:
  165. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  166. break;
  167. }
  168. return 0;
  169. }
  170. static void pxa2xx_cm_write(void *opaque, hwaddr addr,
  171. uint64_t value, unsigned size)
  172. {
  173. PXA2xxState *s = (PXA2xxState *) opaque;
  174. switch (addr) {
  175. case CCCR:
  176. case CKEN:
  177. s->cm_regs[addr >> 2] = value;
  178. break;
  179. case OSCC:
  180. s->cm_regs[addr >> 2] &= ~0x6c;
  181. s->cm_regs[addr >> 2] |= value & 0x6e;
  182. if ((value >> 1) & 1) /* OON */
  183. s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
  184. break;
  185. default:
  186. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  187. break;
  188. }
  189. }
  190. static const MemoryRegionOps pxa2xx_cm_ops = {
  191. .read = pxa2xx_cm_read,
  192. .write = pxa2xx_cm_write,
  193. .endianness = DEVICE_NATIVE_ENDIAN,
  194. };
  195. static const VMStateDescription vmstate_pxa2xx_cm = {
  196. .name = "pxa2xx_cm",
  197. .version_id = 0,
  198. .minimum_version_id = 0,
  199. .fields = (VMStateField[]) {
  200. VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
  201. VMSTATE_UINT32(clkcfg, PXA2xxState),
  202. VMSTATE_UINT32(pmnc, PXA2xxState),
  203. VMSTATE_END_OF_LIST()
  204. }
  205. };
  206. static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
  207. {
  208. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  209. return s->clkcfg;
  210. }
  211. static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
  212. uint64_t value)
  213. {
  214. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  215. s->clkcfg = value & 0xf;
  216. if (value & 2) {
  217. printf("%s: CPU frequency change attempt\n", __func__);
  218. }
  219. }
  220. static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
  221. uint64_t value)
  222. {
  223. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  224. static const char *pwrmode[8] = {
  225. "Normal", "Idle", "Deep-idle", "Standby",
  226. "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
  227. };
  228. if (value & 8) {
  229. printf("%s: CPU voltage change attempt\n", __func__);
  230. }
  231. switch (value & 7) {
  232. case 0:
  233. /* Do nothing */
  234. break;
  235. case 1:
  236. /* Idle */
  237. if (!(s->cm_regs[CCCR >> 2] & (1U << 31))) { /* CPDIS */
  238. cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
  239. break;
  240. }
  241. /* Fall through. */
  242. case 2:
  243. /* Deep-Idle */
  244. cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
  245. s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
  246. goto message;
  247. case 3:
  248. s->cpu->env.uncached_cpsr = ARM_CPU_MODE_SVC;
  249. s->cpu->env.daif = PSTATE_A | PSTATE_F | PSTATE_I;
  250. s->cpu->env.cp15.sctlr_ns = 0;
  251. s->cpu->env.cp15.cpacr_el1 = 0;
  252. s->cpu->env.cp15.ttbr0_el[1] = 0;
  253. s->cpu->env.cp15.dacr_ns = 0;
  254. s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
  255. s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
  256. /*
  257. * The scratch-pad register is almost universally used
  258. * for storing the return address on suspend. For the
  259. * lack of a resuming bootloader, perform a jump
  260. * directly to that address.
  261. */
  262. memset(s->cpu->env.regs, 0, 4 * 15);
  263. s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
  264. #if 0
  265. buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
  266. cpu_physical_memory_write(0, &buffer, 4);
  267. buffer = s->pm_regs[PSPR >> 2];
  268. cpu_physical_memory_write(8, &buffer, 4);
  269. #endif
  270. /* Suspend */
  271. cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
  272. goto message;
  273. default:
  274. message:
  275. printf("%s: machine entered %s mode\n", __func__,
  276. pwrmode[value & 7]);
  277. }
  278. }
  279. static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
  280. {
  281. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  282. return s->pmnc;
  283. }
  284. static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
  285. uint64_t value)
  286. {
  287. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  288. s->pmnc = value;
  289. }
  290. static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
  291. {
  292. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  293. if (s->pmnc & 1) {
  294. return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  295. } else {
  296. return 0;
  297. }
  298. }
  299. static const ARMCPRegInfo pxa_cp_reginfo[] = {
  300. /* cp14 crm==1: perf registers */
  301. { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
  302. .access = PL1_RW, .type = ARM_CP_IO,
  303. .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
  304. { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
  305. .access = PL1_RW, .type = ARM_CP_IO,
  306. .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
  307. { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
  308. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  309. { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
  310. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  311. { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
  312. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  313. /* cp14 crm==2: performance count registers */
  314. { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
  315. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  316. { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
  317. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  318. { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
  319. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  320. { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
  321. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  322. /* cp14 crn==6: CLKCFG */
  323. { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
  324. .access = PL1_RW, .type = ARM_CP_IO,
  325. .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
  326. /* cp14 crn==7: PWRMODE */
  327. { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
  328. .access = PL1_RW, .type = ARM_CP_IO,
  329. .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
  330. REGINFO_SENTINEL
  331. };
  332. static void pxa2xx_setup_cp14(PXA2xxState *s)
  333. {
  334. define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
  335. }
  336. #define MDCNFG 0x00 /* SDRAM Configuration register */
  337. #define MDREFR 0x04 /* SDRAM Refresh Control register */
  338. #define MSC0 0x08 /* Static Memory Control register 0 */
  339. #define MSC1 0x0c /* Static Memory Control register 1 */
  340. #define MSC2 0x10 /* Static Memory Control register 2 */
  341. #define MECR 0x14 /* Expansion Memory Bus Config register */
  342. #define SXCNFG 0x1c /* Synchronous Static Memory Config register */
  343. #define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
  344. #define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
  345. #define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
  346. #define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
  347. #define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
  348. #define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
  349. #define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
  350. #define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
  351. #define ARB_CNTL 0x48 /* Arbiter Control register */
  352. #define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
  353. #define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
  354. #define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
  355. #define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
  356. #define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
  357. #define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
  358. #define SA1110 0x64 /* SA-1110 Memory Compatibility register */
  359. static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
  360. unsigned size)
  361. {
  362. PXA2xxState *s = (PXA2xxState *) opaque;
  363. switch (addr) {
  364. case MDCNFG ... SA1110:
  365. if ((addr & 3) == 0)
  366. return s->mm_regs[addr >> 2];
  367. /* fall through */
  368. default:
  369. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  370. break;
  371. }
  372. return 0;
  373. }
  374. static void pxa2xx_mm_write(void *opaque, hwaddr addr,
  375. uint64_t value, unsigned size)
  376. {
  377. PXA2xxState *s = (PXA2xxState *) opaque;
  378. switch (addr) {
  379. case MDCNFG ... SA1110:
  380. if ((addr & 3) == 0) {
  381. s->mm_regs[addr >> 2] = value;
  382. break;
  383. }
  384. default:
  385. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  386. break;
  387. }
  388. }
  389. static const MemoryRegionOps pxa2xx_mm_ops = {
  390. .read = pxa2xx_mm_read,
  391. .write = pxa2xx_mm_write,
  392. .endianness = DEVICE_NATIVE_ENDIAN,
  393. };
  394. static const VMStateDescription vmstate_pxa2xx_mm = {
  395. .name = "pxa2xx_mm",
  396. .version_id = 0,
  397. .minimum_version_id = 0,
  398. .fields = (VMStateField[]) {
  399. VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
  400. VMSTATE_END_OF_LIST()
  401. }
  402. };
  403. #define TYPE_PXA2XX_SSP "pxa2xx-ssp"
  404. #define PXA2XX_SSP(obj) \
  405. OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)
  406. /* Synchronous Serial Ports */
  407. typedef struct {
  408. /*< private >*/
  409. SysBusDevice parent_obj;
  410. /*< public >*/
  411. MemoryRegion iomem;
  412. qemu_irq irq;
  413. uint32_t enable;
  414. SSIBus *bus;
  415. uint32_t sscr[2];
  416. uint32_t sspsp;
  417. uint32_t ssto;
  418. uint32_t ssitr;
  419. uint32_t sssr;
  420. uint8_t sstsa;
  421. uint8_t ssrsa;
  422. uint8_t ssacd;
  423. uint32_t rx_fifo[16];
  424. uint32_t rx_level;
  425. uint32_t rx_start;
  426. } PXA2xxSSPState;
  427. static bool pxa2xx_ssp_vmstate_validate(void *opaque, int version_id)
  428. {
  429. PXA2xxSSPState *s = opaque;
  430. return s->rx_start < sizeof(s->rx_fifo);
  431. }
  432. static const VMStateDescription vmstate_pxa2xx_ssp = {
  433. .name = "pxa2xx-ssp",
  434. .version_id = 1,
  435. .minimum_version_id = 1,
  436. .fields = (VMStateField[]) {
  437. VMSTATE_UINT32(enable, PXA2xxSSPState),
  438. VMSTATE_UINT32_ARRAY(sscr, PXA2xxSSPState, 2),
  439. VMSTATE_UINT32(sspsp, PXA2xxSSPState),
  440. VMSTATE_UINT32(ssto, PXA2xxSSPState),
  441. VMSTATE_UINT32(ssitr, PXA2xxSSPState),
  442. VMSTATE_UINT32(sssr, PXA2xxSSPState),
  443. VMSTATE_UINT8(sstsa, PXA2xxSSPState),
  444. VMSTATE_UINT8(ssrsa, PXA2xxSSPState),
  445. VMSTATE_UINT8(ssacd, PXA2xxSSPState),
  446. VMSTATE_UINT32(rx_level, PXA2xxSSPState),
  447. VMSTATE_UINT32(rx_start, PXA2xxSSPState),
  448. VMSTATE_VALIDATE("fifo is 16 bytes", pxa2xx_ssp_vmstate_validate),
  449. VMSTATE_UINT32_ARRAY(rx_fifo, PXA2xxSSPState, 16),
  450. VMSTATE_END_OF_LIST()
  451. }
  452. };
  453. #define SSCR0 0x00 /* SSP Control register 0 */
  454. #define SSCR1 0x04 /* SSP Control register 1 */
  455. #define SSSR 0x08 /* SSP Status register */
  456. #define SSITR 0x0c /* SSP Interrupt Test register */
  457. #define SSDR 0x10 /* SSP Data register */
  458. #define SSTO 0x28 /* SSP Time-Out register */
  459. #define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
  460. #define SSTSA 0x30 /* SSP TX Time Slot Active register */
  461. #define SSRSA 0x34 /* SSP RX Time Slot Active register */
  462. #define SSTSS 0x38 /* SSP Time Slot Status register */
  463. #define SSACD 0x3c /* SSP Audio Clock Divider register */
  464. /* Bitfields for above registers */
  465. #define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
  466. #define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
  467. #define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
  468. #define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
  469. #define SSCR0_SSE (1 << 7)
  470. #define SSCR0_RIM (1 << 22)
  471. #define SSCR0_TIM (1 << 23)
  472. #define SSCR0_MOD (1U << 31)
  473. #define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
  474. #define SSCR1_RIE (1 << 0)
  475. #define SSCR1_TIE (1 << 1)
  476. #define SSCR1_LBM (1 << 2)
  477. #define SSCR1_MWDS (1 << 5)
  478. #define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
  479. #define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
  480. #define SSCR1_EFWR (1 << 14)
  481. #define SSCR1_PINTE (1 << 18)
  482. #define SSCR1_TINTE (1 << 19)
  483. #define SSCR1_RSRE (1 << 20)
  484. #define SSCR1_TSRE (1 << 21)
  485. #define SSCR1_EBCEI (1 << 29)
  486. #define SSITR_INT (7 << 5)
  487. #define SSSR_TNF (1 << 2)
  488. #define SSSR_RNE (1 << 3)
  489. #define SSSR_TFS (1 << 5)
  490. #define SSSR_RFS (1 << 6)
  491. #define SSSR_ROR (1 << 7)
  492. #define SSSR_PINT (1 << 18)
  493. #define SSSR_TINT (1 << 19)
  494. #define SSSR_EOC (1 << 20)
  495. #define SSSR_TUR (1 << 21)
  496. #define SSSR_BCE (1 << 23)
  497. #define SSSR_RW 0x00bc0080
  498. static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
  499. {
  500. int level = 0;
  501. level |= s->ssitr & SSITR_INT;
  502. level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
  503. level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
  504. level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
  505. level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
  506. level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
  507. level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
  508. level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
  509. level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
  510. qemu_set_irq(s->irq, !!level);
  511. }
  512. static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
  513. {
  514. s->sssr &= ~(0xf << 12); /* Clear RFL */
  515. s->sssr &= ~(0xf << 8); /* Clear TFL */
  516. s->sssr &= ~SSSR_TFS;
  517. s->sssr &= ~SSSR_TNF;
  518. if (s->enable) {
  519. s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
  520. if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
  521. s->sssr |= SSSR_RFS;
  522. else
  523. s->sssr &= ~SSSR_RFS;
  524. if (s->rx_level)
  525. s->sssr |= SSSR_RNE;
  526. else
  527. s->sssr &= ~SSSR_RNE;
  528. /* TX FIFO is never filled, so it is always in underrun
  529. condition if SSP is enabled */
  530. s->sssr |= SSSR_TFS;
  531. s->sssr |= SSSR_TNF;
  532. }
  533. pxa2xx_ssp_int_update(s);
  534. }
  535. static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
  536. unsigned size)
  537. {
  538. PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
  539. uint32_t retval;
  540. switch (addr) {
  541. case SSCR0:
  542. return s->sscr[0];
  543. case SSCR1:
  544. return s->sscr[1];
  545. case SSPSP:
  546. return s->sspsp;
  547. case SSTO:
  548. return s->ssto;
  549. case SSITR:
  550. return s->ssitr;
  551. case SSSR:
  552. return s->sssr | s->ssitr;
  553. case SSDR:
  554. if (!s->enable)
  555. return 0xffffffff;
  556. if (s->rx_level < 1) {
  557. printf("%s: SSP Rx Underrun\n", __func__);
  558. return 0xffffffff;
  559. }
  560. s->rx_level --;
  561. retval = s->rx_fifo[s->rx_start ++];
  562. s->rx_start &= 0xf;
  563. pxa2xx_ssp_fifo_update(s);
  564. return retval;
  565. case SSTSA:
  566. return s->sstsa;
  567. case SSRSA:
  568. return s->ssrsa;
  569. case SSTSS:
  570. return 0;
  571. case SSACD:
  572. return s->ssacd;
  573. default:
  574. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  575. break;
  576. }
  577. return 0;
  578. }
  579. static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
  580. uint64_t value64, unsigned size)
  581. {
  582. PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
  583. uint32_t value = value64;
  584. switch (addr) {
  585. case SSCR0:
  586. s->sscr[0] = value & 0xc7ffffff;
  587. s->enable = value & SSCR0_SSE;
  588. if (value & SSCR0_MOD)
  589. printf("%s: Attempt to use network mode\n", __func__);
  590. if (s->enable && SSCR0_DSS(value) < 4)
  591. printf("%s: Wrong data size: %i bits\n", __func__,
  592. SSCR0_DSS(value));
  593. if (!(value & SSCR0_SSE)) {
  594. s->sssr = 0;
  595. s->ssitr = 0;
  596. s->rx_level = 0;
  597. }
  598. pxa2xx_ssp_fifo_update(s);
  599. break;
  600. case SSCR1:
  601. s->sscr[1] = value;
  602. if (value & (SSCR1_LBM | SSCR1_EFWR))
  603. printf("%s: Attempt to use SSP test mode\n", __func__);
  604. pxa2xx_ssp_fifo_update(s);
  605. break;
  606. case SSPSP:
  607. s->sspsp = value;
  608. break;
  609. case SSTO:
  610. s->ssto = value;
  611. break;
  612. case SSITR:
  613. s->ssitr = value & SSITR_INT;
  614. pxa2xx_ssp_int_update(s);
  615. break;
  616. case SSSR:
  617. s->sssr &= ~(value & SSSR_RW);
  618. pxa2xx_ssp_int_update(s);
  619. break;
  620. case SSDR:
  621. if (SSCR0_UWIRE(s->sscr[0])) {
  622. if (s->sscr[1] & SSCR1_MWDS)
  623. value &= 0xffff;
  624. else
  625. value &= 0xff;
  626. } else
  627. /* Note how 32bits overflow does no harm here */
  628. value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
  629. /* Data goes from here to the Tx FIFO and is shifted out from
  630. * there directly to the slave, no need to buffer it.
  631. */
  632. if (s->enable) {
  633. uint32_t readval;
  634. readval = ssi_transfer(s->bus, value);
  635. if (s->rx_level < 0x10) {
  636. s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
  637. } else {
  638. s->sssr |= SSSR_ROR;
  639. }
  640. }
  641. pxa2xx_ssp_fifo_update(s);
  642. break;
  643. case SSTSA:
  644. s->sstsa = value;
  645. break;
  646. case SSRSA:
  647. s->ssrsa = value;
  648. break;
  649. case SSACD:
  650. s->ssacd = value;
  651. break;
  652. default:
  653. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  654. break;
  655. }
  656. }
  657. static const MemoryRegionOps pxa2xx_ssp_ops = {
  658. .read = pxa2xx_ssp_read,
  659. .write = pxa2xx_ssp_write,
  660. .endianness = DEVICE_NATIVE_ENDIAN,
  661. };
  662. static void pxa2xx_ssp_reset(DeviceState *d)
  663. {
  664. PXA2xxSSPState *s = PXA2XX_SSP(d);
  665. s->enable = 0;
  666. s->sscr[0] = s->sscr[1] = 0;
  667. s->sspsp = 0;
  668. s->ssto = 0;
  669. s->ssitr = 0;
  670. s->sssr = 0;
  671. s->sstsa = 0;
  672. s->ssrsa = 0;
  673. s->ssacd = 0;
  674. s->rx_start = s->rx_level = 0;
  675. }
  676. static void pxa2xx_ssp_init(Object *obj)
  677. {
  678. DeviceState *dev = DEVICE(obj);
  679. PXA2xxSSPState *s = PXA2XX_SSP(obj);
  680. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  681. sysbus_init_irq(sbd, &s->irq);
  682. memory_region_init_io(&s->iomem, obj, &pxa2xx_ssp_ops, s,
  683. "pxa2xx-ssp", 0x1000);
  684. sysbus_init_mmio(sbd, &s->iomem);
  685. s->bus = ssi_create_bus(dev, "ssi");
  686. }
  687. /* Real-Time Clock */
  688. #define RCNR 0x00 /* RTC Counter register */
  689. #define RTAR 0x04 /* RTC Alarm register */
  690. #define RTSR 0x08 /* RTC Status register */
  691. #define RTTR 0x0c /* RTC Timer Trim register */
  692. #define RDCR 0x10 /* RTC Day Counter register */
  693. #define RYCR 0x14 /* RTC Year Counter register */
  694. #define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
  695. #define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
  696. #define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
  697. #define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
  698. #define SWCR 0x28 /* RTC Stopwatch Counter register */
  699. #define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
  700. #define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
  701. #define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
  702. #define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
  703. #define TYPE_PXA2XX_RTC "pxa2xx_rtc"
  704. #define PXA2XX_RTC(obj) \
  705. OBJECT_CHECK(PXA2xxRTCState, (obj), TYPE_PXA2XX_RTC)
  706. typedef struct {
  707. /*< private >*/
  708. SysBusDevice parent_obj;
  709. /*< public >*/
  710. MemoryRegion iomem;
  711. uint32_t rttr;
  712. uint32_t rtsr;
  713. uint32_t rtar;
  714. uint32_t rdar1;
  715. uint32_t rdar2;
  716. uint32_t ryar1;
  717. uint32_t ryar2;
  718. uint32_t swar1;
  719. uint32_t swar2;
  720. uint32_t piar;
  721. uint32_t last_rcnr;
  722. uint32_t last_rdcr;
  723. uint32_t last_rycr;
  724. uint32_t last_swcr;
  725. uint32_t last_rtcpicr;
  726. int64_t last_hz;
  727. int64_t last_sw;
  728. int64_t last_pi;
  729. QEMUTimer *rtc_hz;
  730. QEMUTimer *rtc_rdal1;
  731. QEMUTimer *rtc_rdal2;
  732. QEMUTimer *rtc_swal1;
  733. QEMUTimer *rtc_swal2;
  734. QEMUTimer *rtc_pi;
  735. qemu_irq rtc_irq;
  736. } PXA2xxRTCState;
  737. static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
  738. {
  739. qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
  740. }
  741. static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
  742. {
  743. int64_t rt = qemu_clock_get_ms(rtc_clock);
  744. s->last_rcnr += ((rt - s->last_hz) << 15) /
  745. (1000 * ((s->rttr & 0xffff) + 1));
  746. s->last_rdcr += ((rt - s->last_hz) << 15) /
  747. (1000 * ((s->rttr & 0xffff) + 1));
  748. s->last_hz = rt;
  749. }
  750. static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
  751. {
  752. int64_t rt = qemu_clock_get_ms(rtc_clock);
  753. if (s->rtsr & (1 << 12))
  754. s->last_swcr += (rt - s->last_sw) / 10;
  755. s->last_sw = rt;
  756. }
  757. static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
  758. {
  759. int64_t rt = qemu_clock_get_ms(rtc_clock);
  760. if (s->rtsr & (1 << 15))
  761. s->last_swcr += rt - s->last_pi;
  762. s->last_pi = rt;
  763. }
  764. static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
  765. uint32_t rtsr)
  766. {
  767. if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
  768. timer_mod(s->rtc_hz, s->last_hz +
  769. (((s->rtar - s->last_rcnr) * 1000 *
  770. ((s->rttr & 0xffff) + 1)) >> 15));
  771. else
  772. timer_del(s->rtc_hz);
  773. if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
  774. timer_mod(s->rtc_rdal1, s->last_hz +
  775. (((s->rdar1 - s->last_rdcr) * 1000 *
  776. ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
  777. else
  778. timer_del(s->rtc_rdal1);
  779. if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
  780. timer_mod(s->rtc_rdal2, s->last_hz +
  781. (((s->rdar2 - s->last_rdcr) * 1000 *
  782. ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
  783. else
  784. timer_del(s->rtc_rdal2);
  785. if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
  786. timer_mod(s->rtc_swal1, s->last_sw +
  787. (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
  788. else
  789. timer_del(s->rtc_swal1);
  790. if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
  791. timer_mod(s->rtc_swal2, s->last_sw +
  792. (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
  793. else
  794. timer_del(s->rtc_swal2);
  795. if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
  796. timer_mod(s->rtc_pi, s->last_pi +
  797. (s->piar & 0xffff) - s->last_rtcpicr);
  798. else
  799. timer_del(s->rtc_pi);
  800. }
  801. static inline void pxa2xx_rtc_hz_tick(void *opaque)
  802. {
  803. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  804. s->rtsr |= (1 << 0);
  805. pxa2xx_rtc_alarm_update(s, s->rtsr);
  806. pxa2xx_rtc_int_update(s);
  807. }
  808. static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
  809. {
  810. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  811. s->rtsr |= (1 << 4);
  812. pxa2xx_rtc_alarm_update(s, s->rtsr);
  813. pxa2xx_rtc_int_update(s);
  814. }
  815. static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
  816. {
  817. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  818. s->rtsr |= (1 << 6);
  819. pxa2xx_rtc_alarm_update(s, s->rtsr);
  820. pxa2xx_rtc_int_update(s);
  821. }
  822. static inline void pxa2xx_rtc_swal1_tick(void *opaque)
  823. {
  824. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  825. s->rtsr |= (1 << 8);
  826. pxa2xx_rtc_alarm_update(s, s->rtsr);
  827. pxa2xx_rtc_int_update(s);
  828. }
  829. static inline void pxa2xx_rtc_swal2_tick(void *opaque)
  830. {
  831. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  832. s->rtsr |= (1 << 10);
  833. pxa2xx_rtc_alarm_update(s, s->rtsr);
  834. pxa2xx_rtc_int_update(s);
  835. }
  836. static inline void pxa2xx_rtc_pi_tick(void *opaque)
  837. {
  838. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  839. s->rtsr |= (1 << 13);
  840. pxa2xx_rtc_piupdate(s);
  841. s->last_rtcpicr = 0;
  842. pxa2xx_rtc_alarm_update(s, s->rtsr);
  843. pxa2xx_rtc_int_update(s);
  844. }
  845. static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
  846. unsigned size)
  847. {
  848. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  849. switch (addr) {
  850. case RTTR:
  851. return s->rttr;
  852. case RTSR:
  853. return s->rtsr;
  854. case RTAR:
  855. return s->rtar;
  856. case RDAR1:
  857. return s->rdar1;
  858. case RDAR2:
  859. return s->rdar2;
  860. case RYAR1:
  861. return s->ryar1;
  862. case RYAR2:
  863. return s->ryar2;
  864. case SWAR1:
  865. return s->swar1;
  866. case SWAR2:
  867. return s->swar2;
  868. case PIAR:
  869. return s->piar;
  870. case RCNR:
  871. return s->last_rcnr +
  872. ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
  873. (1000 * ((s->rttr & 0xffff) + 1));
  874. case RDCR:
  875. return s->last_rdcr +
  876. ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
  877. (1000 * ((s->rttr & 0xffff) + 1));
  878. case RYCR:
  879. return s->last_rycr;
  880. case SWCR:
  881. if (s->rtsr & (1 << 12))
  882. return s->last_swcr +
  883. (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
  884. else
  885. return s->last_swcr;
  886. default:
  887. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  888. break;
  889. }
  890. return 0;
  891. }
  892. static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
  893. uint64_t value64, unsigned size)
  894. {
  895. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  896. uint32_t value = value64;
  897. switch (addr) {
  898. case RTTR:
  899. if (!(s->rttr & (1U << 31))) {
  900. pxa2xx_rtc_hzupdate(s);
  901. s->rttr = value;
  902. pxa2xx_rtc_alarm_update(s, s->rtsr);
  903. }
  904. break;
  905. case RTSR:
  906. if ((s->rtsr ^ value) & (1 << 15))
  907. pxa2xx_rtc_piupdate(s);
  908. if ((s->rtsr ^ value) & (1 << 12))
  909. pxa2xx_rtc_swupdate(s);
  910. if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
  911. pxa2xx_rtc_alarm_update(s, value);
  912. s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
  913. pxa2xx_rtc_int_update(s);
  914. break;
  915. case RTAR:
  916. s->rtar = value;
  917. pxa2xx_rtc_alarm_update(s, s->rtsr);
  918. break;
  919. case RDAR1:
  920. s->rdar1 = value;
  921. pxa2xx_rtc_alarm_update(s, s->rtsr);
  922. break;
  923. case RDAR2:
  924. s->rdar2 = value;
  925. pxa2xx_rtc_alarm_update(s, s->rtsr);
  926. break;
  927. case RYAR1:
  928. s->ryar1 = value;
  929. pxa2xx_rtc_alarm_update(s, s->rtsr);
  930. break;
  931. case RYAR2:
  932. s->ryar2 = value;
  933. pxa2xx_rtc_alarm_update(s, s->rtsr);
  934. break;
  935. case SWAR1:
  936. pxa2xx_rtc_swupdate(s);
  937. s->swar1 = value;
  938. s->last_swcr = 0;
  939. pxa2xx_rtc_alarm_update(s, s->rtsr);
  940. break;
  941. case SWAR2:
  942. s->swar2 = value;
  943. pxa2xx_rtc_alarm_update(s, s->rtsr);
  944. break;
  945. case PIAR:
  946. s->piar = value;
  947. pxa2xx_rtc_alarm_update(s, s->rtsr);
  948. break;
  949. case RCNR:
  950. pxa2xx_rtc_hzupdate(s);
  951. s->last_rcnr = value;
  952. pxa2xx_rtc_alarm_update(s, s->rtsr);
  953. break;
  954. case RDCR:
  955. pxa2xx_rtc_hzupdate(s);
  956. s->last_rdcr = value;
  957. pxa2xx_rtc_alarm_update(s, s->rtsr);
  958. break;
  959. case RYCR:
  960. s->last_rycr = value;
  961. break;
  962. case SWCR:
  963. pxa2xx_rtc_swupdate(s);
  964. s->last_swcr = value;
  965. pxa2xx_rtc_alarm_update(s, s->rtsr);
  966. break;
  967. case RTCPICR:
  968. pxa2xx_rtc_piupdate(s);
  969. s->last_rtcpicr = value & 0xffff;
  970. pxa2xx_rtc_alarm_update(s, s->rtsr);
  971. break;
  972. default:
  973. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  974. }
  975. }
  976. static const MemoryRegionOps pxa2xx_rtc_ops = {
  977. .read = pxa2xx_rtc_read,
  978. .write = pxa2xx_rtc_write,
  979. .endianness = DEVICE_NATIVE_ENDIAN,
  980. };
  981. static void pxa2xx_rtc_init(Object *obj)
  982. {
  983. PXA2xxRTCState *s = PXA2XX_RTC(obj);
  984. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  985. struct tm tm;
  986. int wom;
  987. s->rttr = 0x7fff;
  988. s->rtsr = 0;
  989. qemu_get_timedate(&tm, 0);
  990. wom = ((tm.tm_mday - 1) / 7) + 1;
  991. s->last_rcnr = (uint32_t) mktimegm(&tm);
  992. s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
  993. (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
  994. s->last_rycr = ((tm.tm_year + 1900) << 9) |
  995. ((tm.tm_mon + 1) << 5) | tm.tm_mday;
  996. s->last_swcr = (tm.tm_hour << 19) |
  997. (tm.tm_min << 13) | (tm.tm_sec << 7);
  998. s->last_rtcpicr = 0;
  999. s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);
  1000. s->rtc_hz = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick, s);
  1001. s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
  1002. s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
  1003. s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
  1004. s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
  1005. s->rtc_pi = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick, s);
  1006. sysbus_init_irq(dev, &s->rtc_irq);
  1007. memory_region_init_io(&s->iomem, obj, &pxa2xx_rtc_ops, s,
  1008. "pxa2xx-rtc", 0x10000);
  1009. sysbus_init_mmio(dev, &s->iomem);
  1010. }
  1011. static int pxa2xx_rtc_pre_save(void *opaque)
  1012. {
  1013. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  1014. pxa2xx_rtc_hzupdate(s);
  1015. pxa2xx_rtc_piupdate(s);
  1016. pxa2xx_rtc_swupdate(s);
  1017. return 0;
  1018. }
  1019. static int pxa2xx_rtc_post_load(void *opaque, int version_id)
  1020. {
  1021. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  1022. pxa2xx_rtc_alarm_update(s, s->rtsr);
  1023. return 0;
  1024. }
  1025. static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
  1026. .name = "pxa2xx_rtc",
  1027. .version_id = 0,
  1028. .minimum_version_id = 0,
  1029. .pre_save = pxa2xx_rtc_pre_save,
  1030. .post_load = pxa2xx_rtc_post_load,
  1031. .fields = (VMStateField[]) {
  1032. VMSTATE_UINT32(rttr, PXA2xxRTCState),
  1033. VMSTATE_UINT32(rtsr, PXA2xxRTCState),
  1034. VMSTATE_UINT32(rtar, PXA2xxRTCState),
  1035. VMSTATE_UINT32(rdar1, PXA2xxRTCState),
  1036. VMSTATE_UINT32(rdar2, PXA2xxRTCState),
  1037. VMSTATE_UINT32(ryar1, PXA2xxRTCState),
  1038. VMSTATE_UINT32(ryar2, PXA2xxRTCState),
  1039. VMSTATE_UINT32(swar1, PXA2xxRTCState),
  1040. VMSTATE_UINT32(swar2, PXA2xxRTCState),
  1041. VMSTATE_UINT32(piar, PXA2xxRTCState),
  1042. VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
  1043. VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
  1044. VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
  1045. VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
  1046. VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
  1047. VMSTATE_INT64(last_hz, PXA2xxRTCState),
  1048. VMSTATE_INT64(last_sw, PXA2xxRTCState),
  1049. VMSTATE_INT64(last_pi, PXA2xxRTCState),
  1050. VMSTATE_END_OF_LIST(),
  1051. },
  1052. };
  1053. static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
  1054. {
  1055. DeviceClass *dc = DEVICE_CLASS(klass);
  1056. dc->desc = "PXA2xx RTC Controller";
  1057. dc->vmsd = &vmstate_pxa2xx_rtc_regs;
  1058. }
  1059. static const TypeInfo pxa2xx_rtc_sysbus_info = {
  1060. .name = TYPE_PXA2XX_RTC,
  1061. .parent = TYPE_SYS_BUS_DEVICE,
  1062. .instance_size = sizeof(PXA2xxRTCState),
  1063. .instance_init = pxa2xx_rtc_init,
  1064. .class_init = pxa2xx_rtc_sysbus_class_init,
  1065. };
  1066. /* I2C Interface */
  1067. #define TYPE_PXA2XX_I2C_SLAVE "pxa2xx-i2c-slave"
  1068. #define PXA2XX_I2C_SLAVE(obj) \
  1069. OBJECT_CHECK(PXA2xxI2CSlaveState, (obj), TYPE_PXA2XX_I2C_SLAVE)
  1070. typedef struct PXA2xxI2CSlaveState {
  1071. I2CSlave parent_obj;
  1072. PXA2xxI2CState *host;
  1073. } PXA2xxI2CSlaveState;
  1074. #define TYPE_PXA2XX_I2C "pxa2xx_i2c"
  1075. #define PXA2XX_I2C(obj) \
  1076. OBJECT_CHECK(PXA2xxI2CState, (obj), TYPE_PXA2XX_I2C)
  1077. struct PXA2xxI2CState {
  1078. /*< private >*/
  1079. SysBusDevice parent_obj;
  1080. /*< public >*/
  1081. MemoryRegion iomem;
  1082. PXA2xxI2CSlaveState *slave;
  1083. I2CBus *bus;
  1084. qemu_irq irq;
  1085. uint32_t offset;
  1086. uint32_t region_size;
  1087. uint16_t control;
  1088. uint16_t status;
  1089. uint8_t ibmr;
  1090. uint8_t data;
  1091. };
  1092. #define IBMR 0x80 /* I2C Bus Monitor register */
  1093. #define IDBR 0x88 /* I2C Data Buffer register */
  1094. #define ICR 0x90 /* I2C Control register */
  1095. #define ISR 0x98 /* I2C Status register */
  1096. #define ISAR 0xa0 /* I2C Slave Address register */
  1097. static void pxa2xx_i2c_update(PXA2xxI2CState *s)
  1098. {
  1099. uint16_t level = 0;
  1100. level |= s->status & s->control & (1 << 10); /* BED */
  1101. level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
  1102. level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
  1103. level |= s->status & (1 << 9); /* SAD */
  1104. qemu_set_irq(s->irq, !!level);
  1105. }
  1106. /* These are only stubs now. */
  1107. static int pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
  1108. {
  1109. PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
  1110. PXA2xxI2CState *s = slave->host;
  1111. switch (event) {
  1112. case I2C_START_SEND:
  1113. s->status |= (1 << 9); /* set SAD */
  1114. s->status &= ~(1 << 0); /* clear RWM */
  1115. break;
  1116. case I2C_START_RECV:
  1117. s->status |= (1 << 9); /* set SAD */
  1118. s->status |= 1 << 0; /* set RWM */
  1119. break;
  1120. case I2C_FINISH:
  1121. s->status |= (1 << 4); /* set SSD */
  1122. break;
  1123. case I2C_NACK:
  1124. s->status |= 1 << 1; /* set ACKNAK */
  1125. break;
  1126. }
  1127. pxa2xx_i2c_update(s);
  1128. return 0;
  1129. }
  1130. static uint8_t pxa2xx_i2c_rx(I2CSlave *i2c)
  1131. {
  1132. PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
  1133. PXA2xxI2CState *s = slave->host;
  1134. if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
  1135. return 0;
  1136. }
  1137. if (s->status & (1 << 0)) { /* RWM */
  1138. s->status |= 1 << 6; /* set ITE */
  1139. }
  1140. pxa2xx_i2c_update(s);
  1141. return s->data;
  1142. }
  1143. static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
  1144. {
  1145. PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
  1146. PXA2xxI2CState *s = slave->host;
  1147. if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
  1148. return 1;
  1149. }
  1150. if (!(s->status & (1 << 0))) { /* RWM */
  1151. s->status |= 1 << 7; /* set IRF */
  1152. s->data = data;
  1153. }
  1154. pxa2xx_i2c_update(s);
  1155. return 1;
  1156. }
  1157. static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
  1158. unsigned size)
  1159. {
  1160. PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
  1161. I2CSlave *slave;
  1162. addr -= s->offset;
  1163. switch (addr) {
  1164. case ICR:
  1165. return s->control;
  1166. case ISR:
  1167. return s->status | (i2c_bus_busy(s->bus) << 2);
  1168. case ISAR:
  1169. slave = I2C_SLAVE(s->slave);
  1170. return slave->address;
  1171. case IDBR:
  1172. return s->data;
  1173. case IBMR:
  1174. if (s->status & (1 << 2))
  1175. s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
  1176. else
  1177. s->ibmr = 0;
  1178. return s->ibmr;
  1179. default:
  1180. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  1181. break;
  1182. }
  1183. return 0;
  1184. }
  1185. static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
  1186. uint64_t value64, unsigned size)
  1187. {
  1188. PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
  1189. uint32_t value = value64;
  1190. int ack;
  1191. addr -= s->offset;
  1192. switch (addr) {
  1193. case ICR:
  1194. s->control = value & 0xfff7;
  1195. if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
  1196. /* TODO: slave mode */
  1197. if (value & (1 << 0)) { /* START condition */
  1198. if (s->data & 1)
  1199. s->status |= 1 << 0; /* set RWM */
  1200. else
  1201. s->status &= ~(1 << 0); /* clear RWM */
  1202. ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
  1203. } else {
  1204. if (s->status & (1 << 0)) { /* RWM */
  1205. s->data = i2c_recv(s->bus);
  1206. if (value & (1 << 2)) /* ACKNAK */
  1207. i2c_nack(s->bus);
  1208. ack = 1;
  1209. } else
  1210. ack = !i2c_send(s->bus, s->data);
  1211. }
  1212. if (value & (1 << 1)) /* STOP condition */
  1213. i2c_end_transfer(s->bus);
  1214. if (ack) {
  1215. if (value & (1 << 0)) /* START condition */
  1216. s->status |= 1 << 6; /* set ITE */
  1217. else
  1218. if (s->status & (1 << 0)) /* RWM */
  1219. s->status |= 1 << 7; /* set IRF */
  1220. else
  1221. s->status |= 1 << 6; /* set ITE */
  1222. s->status &= ~(1 << 1); /* clear ACKNAK */
  1223. } else {
  1224. s->status |= 1 << 6; /* set ITE */
  1225. s->status |= 1 << 10; /* set BED */
  1226. s->status |= 1 << 1; /* set ACKNAK */
  1227. }
  1228. }
  1229. if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
  1230. if (value & (1 << 4)) /* MA */
  1231. i2c_end_transfer(s->bus);
  1232. pxa2xx_i2c_update(s);
  1233. break;
  1234. case ISR:
  1235. s->status &= ~(value & 0x07f0);
  1236. pxa2xx_i2c_update(s);
  1237. break;
  1238. case ISAR:
  1239. i2c_set_slave_address(I2C_SLAVE(s->slave), value & 0x7f);
  1240. break;
  1241. case IDBR:
  1242. s->data = value & 0xff;
  1243. break;
  1244. default:
  1245. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  1246. }
  1247. }
  1248. static const MemoryRegionOps pxa2xx_i2c_ops = {
  1249. .read = pxa2xx_i2c_read,
  1250. .write = pxa2xx_i2c_write,
  1251. .endianness = DEVICE_NATIVE_ENDIAN,
  1252. };
  1253. static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
  1254. .name = "pxa2xx_i2c_slave",
  1255. .version_id = 1,
  1256. .minimum_version_id = 1,
  1257. .fields = (VMStateField[]) {
  1258. VMSTATE_I2C_SLAVE(parent_obj, PXA2xxI2CSlaveState),
  1259. VMSTATE_END_OF_LIST()
  1260. }
  1261. };
  1262. static const VMStateDescription vmstate_pxa2xx_i2c = {
  1263. .name = "pxa2xx_i2c",
  1264. .version_id = 1,
  1265. .minimum_version_id = 1,
  1266. .fields = (VMStateField[]) {
  1267. VMSTATE_UINT16(control, PXA2xxI2CState),
  1268. VMSTATE_UINT16(status, PXA2xxI2CState),
  1269. VMSTATE_UINT8(ibmr, PXA2xxI2CState),
  1270. VMSTATE_UINT8(data, PXA2xxI2CState),
  1271. VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
  1272. vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
  1273. VMSTATE_END_OF_LIST()
  1274. }
  1275. };
  1276. static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
  1277. {
  1278. I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
  1279. k->event = pxa2xx_i2c_event;
  1280. k->recv = pxa2xx_i2c_rx;
  1281. k->send = pxa2xx_i2c_tx;
  1282. }
  1283. static const TypeInfo pxa2xx_i2c_slave_info = {
  1284. .name = TYPE_PXA2XX_I2C_SLAVE,
  1285. .parent = TYPE_I2C_SLAVE,
  1286. .instance_size = sizeof(PXA2xxI2CSlaveState),
  1287. .class_init = pxa2xx_i2c_slave_class_init,
  1288. };
  1289. PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
  1290. qemu_irq irq, uint32_t region_size)
  1291. {
  1292. DeviceState *dev;
  1293. SysBusDevice *i2c_dev;
  1294. PXA2xxI2CState *s;
  1295. I2CBus *i2cbus;
  1296. dev = qdev_create(NULL, TYPE_PXA2XX_I2C);
  1297. qdev_prop_set_uint32(dev, "size", region_size + 1);
  1298. qdev_prop_set_uint32(dev, "offset", base & region_size);
  1299. qdev_init_nofail(dev);
  1300. i2c_dev = SYS_BUS_DEVICE(dev);
  1301. sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
  1302. sysbus_connect_irq(i2c_dev, 0, irq);
  1303. s = PXA2XX_I2C(i2c_dev);
  1304. /* FIXME: Should the slave device really be on a separate bus? */
  1305. i2cbus = i2c_init_bus(dev, "dummy");
  1306. dev = i2c_create_slave(i2cbus, TYPE_PXA2XX_I2C_SLAVE, 0);
  1307. s->slave = PXA2XX_I2C_SLAVE(dev);
  1308. s->slave->host = s;
  1309. return s;
  1310. }
  1311. static void pxa2xx_i2c_initfn(Object *obj)
  1312. {
  1313. DeviceState *dev = DEVICE(obj);
  1314. PXA2xxI2CState *s = PXA2XX_I2C(obj);
  1315. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  1316. s->bus = i2c_init_bus(dev, NULL);
  1317. memory_region_init_io(&s->iomem, obj, &pxa2xx_i2c_ops, s,
  1318. "pxa2xx-i2c", s->region_size);
  1319. sysbus_init_mmio(sbd, &s->iomem);
  1320. sysbus_init_irq(sbd, &s->irq);
  1321. }
  1322. I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
  1323. {
  1324. return s->bus;
  1325. }
  1326. static Property pxa2xx_i2c_properties[] = {
  1327. DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
  1328. DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
  1329. DEFINE_PROP_END_OF_LIST(),
  1330. };
  1331. static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
  1332. {
  1333. DeviceClass *dc = DEVICE_CLASS(klass);
  1334. dc->desc = "PXA2xx I2C Bus Controller";
  1335. dc->vmsd = &vmstate_pxa2xx_i2c;
  1336. dc->props = pxa2xx_i2c_properties;
  1337. }
  1338. static const TypeInfo pxa2xx_i2c_info = {
  1339. .name = TYPE_PXA2XX_I2C,
  1340. .parent = TYPE_SYS_BUS_DEVICE,
  1341. .instance_size = sizeof(PXA2xxI2CState),
  1342. .instance_init = pxa2xx_i2c_initfn,
  1343. .class_init = pxa2xx_i2c_class_init,
  1344. };
  1345. /* PXA Inter-IC Sound Controller */
  1346. static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
  1347. {
  1348. i2s->rx_len = 0;
  1349. i2s->tx_len = 0;
  1350. i2s->fifo_len = 0;
  1351. i2s->clk = 0x1a;
  1352. i2s->control[0] = 0x00;
  1353. i2s->control[1] = 0x00;
  1354. i2s->status = 0x00;
  1355. i2s->mask = 0x00;
  1356. }
  1357. #define SACR_TFTH(val) ((val >> 8) & 0xf)
  1358. #define SACR_RFTH(val) ((val >> 12) & 0xf)
  1359. #define SACR_DREC(val) (val & (1 << 3))
  1360. #define SACR_DPRL(val) (val & (1 << 4))
  1361. static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
  1362. {
  1363. int rfs, tfs;
  1364. rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
  1365. !SACR_DREC(i2s->control[1]);
  1366. tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
  1367. i2s->enable && !SACR_DPRL(i2s->control[1]);
  1368. qemu_set_irq(i2s->rx_dma, rfs);
  1369. qemu_set_irq(i2s->tx_dma, tfs);
  1370. i2s->status &= 0xe0;
  1371. if (i2s->fifo_len < 16 || !i2s->enable)
  1372. i2s->status |= 1 << 0; /* TNF */
  1373. if (i2s->rx_len)
  1374. i2s->status |= 1 << 1; /* RNE */
  1375. if (i2s->enable)
  1376. i2s->status |= 1 << 2; /* BSY */
  1377. if (tfs)
  1378. i2s->status |= 1 << 3; /* TFS */
  1379. if (rfs)
  1380. i2s->status |= 1 << 4; /* RFS */
  1381. if (!(i2s->tx_len && i2s->enable))
  1382. i2s->status |= i2s->fifo_len << 8; /* TFL */
  1383. i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
  1384. qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
  1385. }
  1386. #define SACR0 0x00 /* Serial Audio Global Control register */
  1387. #define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
  1388. #define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
  1389. #define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
  1390. #define SAICR 0x18 /* Serial Audio Interrupt Clear register */
  1391. #define SADIV 0x60 /* Serial Audio Clock Divider register */
  1392. #define SADR 0x80 /* Serial Audio Data register */
  1393. static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
  1394. unsigned size)
  1395. {
  1396. PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
  1397. switch (addr) {
  1398. case SACR0:
  1399. return s->control[0];
  1400. case SACR1:
  1401. return s->control[1];
  1402. case SASR0:
  1403. return s->status;
  1404. case SAIMR:
  1405. return s->mask;
  1406. case SAICR:
  1407. return 0;
  1408. case SADIV:
  1409. return s->clk;
  1410. case SADR:
  1411. if (s->rx_len > 0) {
  1412. s->rx_len --;
  1413. pxa2xx_i2s_update(s);
  1414. return s->codec_in(s->opaque);
  1415. }
  1416. return 0;
  1417. default:
  1418. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  1419. break;
  1420. }
  1421. return 0;
  1422. }
  1423. static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
  1424. uint64_t value, unsigned size)
  1425. {
  1426. PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
  1427. uint32_t *sample;
  1428. switch (addr) {
  1429. case SACR0:
  1430. if (value & (1 << 3)) /* RST */
  1431. pxa2xx_i2s_reset(s);
  1432. s->control[0] = value & 0xff3d;
  1433. if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
  1434. for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
  1435. s->codec_out(s->opaque, *sample);
  1436. s->status &= ~(1 << 7); /* I2SOFF */
  1437. }
  1438. if (value & (1 << 4)) /* EFWR */
  1439. printf("%s: Attempt to use special function\n", __func__);
  1440. s->enable = (value & 9) == 1; /* ENB && !RST*/
  1441. pxa2xx_i2s_update(s);
  1442. break;
  1443. case SACR1:
  1444. s->control[1] = value & 0x0039;
  1445. if (value & (1 << 5)) /* ENLBF */
  1446. printf("%s: Attempt to use loopback function\n", __func__);
  1447. if (value & (1 << 4)) /* DPRL */
  1448. s->fifo_len = 0;
  1449. pxa2xx_i2s_update(s);
  1450. break;
  1451. case SAIMR:
  1452. s->mask = value & 0x0078;
  1453. pxa2xx_i2s_update(s);
  1454. break;
  1455. case SAICR:
  1456. s->status &= ~(value & (3 << 5));
  1457. pxa2xx_i2s_update(s);
  1458. break;
  1459. case SADIV:
  1460. s->clk = value & 0x007f;
  1461. break;
  1462. case SADR:
  1463. if (s->tx_len && s->enable) {
  1464. s->tx_len --;
  1465. pxa2xx_i2s_update(s);
  1466. s->codec_out(s->opaque, value);
  1467. } else if (s->fifo_len < 16) {
  1468. s->fifo[s->fifo_len ++] = value;
  1469. pxa2xx_i2s_update(s);
  1470. }
  1471. break;
  1472. default:
  1473. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  1474. }
  1475. }
  1476. static const MemoryRegionOps pxa2xx_i2s_ops = {
  1477. .read = pxa2xx_i2s_read,
  1478. .write = pxa2xx_i2s_write,
  1479. .endianness = DEVICE_NATIVE_ENDIAN,
  1480. };
  1481. static const VMStateDescription vmstate_pxa2xx_i2s = {
  1482. .name = "pxa2xx_i2s",
  1483. .version_id = 0,
  1484. .minimum_version_id = 0,
  1485. .fields = (VMStateField[]) {
  1486. VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
  1487. VMSTATE_UINT32(status, PXA2xxI2SState),
  1488. VMSTATE_UINT32(mask, PXA2xxI2SState),
  1489. VMSTATE_UINT32(clk, PXA2xxI2SState),
  1490. VMSTATE_INT32(enable, PXA2xxI2SState),
  1491. VMSTATE_INT32(rx_len, PXA2xxI2SState),
  1492. VMSTATE_INT32(tx_len, PXA2xxI2SState),
  1493. VMSTATE_INT32(fifo_len, PXA2xxI2SState),
  1494. VMSTATE_END_OF_LIST()
  1495. }
  1496. };
  1497. static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
  1498. {
  1499. PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
  1500. uint32_t *sample;
  1501. /* Signal FIFO errors */
  1502. if (s->enable && s->tx_len)
  1503. s->status |= 1 << 5; /* TUR */
  1504. if (s->enable && s->rx_len)
  1505. s->status |= 1 << 6; /* ROR */
  1506. /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
  1507. * handle the cases where it makes a difference. */
  1508. s->tx_len = tx - s->fifo_len;
  1509. s->rx_len = rx;
  1510. /* Note that is s->codec_out wasn't set, we wouldn't get called. */
  1511. if (s->enable)
  1512. for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
  1513. s->codec_out(s->opaque, *sample);
  1514. pxa2xx_i2s_update(s);
  1515. }
  1516. static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
  1517. hwaddr base,
  1518. qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
  1519. {
  1520. PXA2xxI2SState *s = g_new0(PXA2xxI2SState, 1);
  1521. s->irq = irq;
  1522. s->rx_dma = rx_dma;
  1523. s->tx_dma = tx_dma;
  1524. s->data_req = pxa2xx_i2s_data_req;
  1525. pxa2xx_i2s_reset(s);
  1526. memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
  1527. "pxa2xx-i2s", 0x100000);
  1528. memory_region_add_subregion(sysmem, base, &s->iomem);
  1529. vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
  1530. return s;
  1531. }
  1532. /* PXA Fast Infra-red Communications Port */
  1533. #define TYPE_PXA2XX_FIR "pxa2xx-fir"
  1534. #define PXA2XX_FIR(obj) OBJECT_CHECK(PXA2xxFIrState, (obj), TYPE_PXA2XX_FIR)
  1535. struct PXA2xxFIrState {
  1536. /*< private >*/
  1537. SysBusDevice parent_obj;
  1538. /*< public >*/
  1539. MemoryRegion iomem;
  1540. qemu_irq irq;
  1541. qemu_irq rx_dma;
  1542. qemu_irq tx_dma;
  1543. uint32_t enable;
  1544. CharBackend chr;
  1545. uint8_t control[3];
  1546. uint8_t status[2];
  1547. uint32_t rx_len;
  1548. uint32_t rx_start;
  1549. uint8_t rx_fifo[64];
  1550. };
  1551. static void pxa2xx_fir_reset(DeviceState *d)
  1552. {
  1553. PXA2xxFIrState *s = PXA2XX_FIR(d);
  1554. s->control[0] = 0x00;
  1555. s->control[1] = 0x00;
  1556. s->control[2] = 0x00;
  1557. s->status[0] = 0x00;
  1558. s->status[1] = 0x00;
  1559. s->enable = 0;
  1560. }
  1561. static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
  1562. {
  1563. static const int tresh[4] = { 8, 16, 32, 0 };
  1564. int intr = 0;
  1565. if ((s->control[0] & (1 << 4)) && /* RXE */
  1566. s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
  1567. s->status[0] |= 1 << 4; /* RFS */
  1568. else
  1569. s->status[0] &= ~(1 << 4); /* RFS */
  1570. if (s->control[0] & (1 << 3)) /* TXE */
  1571. s->status[0] |= 1 << 3; /* TFS */
  1572. else
  1573. s->status[0] &= ~(1 << 3); /* TFS */
  1574. if (s->rx_len)
  1575. s->status[1] |= 1 << 2; /* RNE */
  1576. else
  1577. s->status[1] &= ~(1 << 2); /* RNE */
  1578. if (s->control[0] & (1 << 4)) /* RXE */
  1579. s->status[1] |= 1 << 0; /* RSY */
  1580. else
  1581. s->status[1] &= ~(1 << 0); /* RSY */
  1582. intr |= (s->control[0] & (1 << 5)) && /* RIE */
  1583. (s->status[0] & (1 << 4)); /* RFS */
  1584. intr |= (s->control[0] & (1 << 6)) && /* TIE */
  1585. (s->status[0] & (1 << 3)); /* TFS */
  1586. intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
  1587. (s->status[0] & (1 << 6)); /* EOC */
  1588. intr |= (s->control[0] & (1 << 2)) && /* TUS */
  1589. (s->status[0] & (1 << 1)); /* TUR */
  1590. intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
  1591. qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
  1592. qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
  1593. qemu_set_irq(s->irq, intr && s->enable);
  1594. }
  1595. #define ICCR0 0x00 /* FICP Control register 0 */
  1596. #define ICCR1 0x04 /* FICP Control register 1 */
  1597. #define ICCR2 0x08 /* FICP Control register 2 */
  1598. #define ICDR 0x0c /* FICP Data register */
  1599. #define ICSR0 0x14 /* FICP Status register 0 */
  1600. #define ICSR1 0x18 /* FICP Status register 1 */
  1601. #define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
  1602. static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
  1603. unsigned size)
  1604. {
  1605. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1606. uint8_t ret;
  1607. switch (addr) {
  1608. case ICCR0:
  1609. return s->control[0];
  1610. case ICCR1:
  1611. return s->control[1];
  1612. case ICCR2:
  1613. return s->control[2];
  1614. case ICDR:
  1615. s->status[0] &= ~0x01;
  1616. s->status[1] &= ~0x72;
  1617. if (s->rx_len) {
  1618. s->rx_len --;
  1619. ret = s->rx_fifo[s->rx_start ++];
  1620. s->rx_start &= 63;
  1621. pxa2xx_fir_update(s);
  1622. return ret;
  1623. }
  1624. printf("%s: Rx FIFO underrun.\n", __func__);
  1625. break;
  1626. case ICSR0:
  1627. return s->status[0];
  1628. case ICSR1:
  1629. return s->status[1] | (1 << 3); /* TNF */
  1630. case ICFOR:
  1631. return s->rx_len;
  1632. default:
  1633. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  1634. break;
  1635. }
  1636. return 0;
  1637. }
  1638. static void pxa2xx_fir_write(void *opaque, hwaddr addr,
  1639. uint64_t value64, unsigned size)
  1640. {
  1641. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1642. uint32_t value = value64;
  1643. uint8_t ch;
  1644. switch (addr) {
  1645. case ICCR0:
  1646. s->control[0] = value;
  1647. if (!(value & (1 << 4))) /* RXE */
  1648. s->rx_len = s->rx_start = 0;
  1649. if (!(value & (1 << 3))) { /* TXE */
  1650. /* Nop */
  1651. }
  1652. s->enable = value & 1; /* ITR */
  1653. if (!s->enable)
  1654. s->status[0] = 0;
  1655. pxa2xx_fir_update(s);
  1656. break;
  1657. case ICCR1:
  1658. s->control[1] = value;
  1659. break;
  1660. case ICCR2:
  1661. s->control[2] = value & 0x3f;
  1662. pxa2xx_fir_update(s);
  1663. break;
  1664. case ICDR:
  1665. if (s->control[2] & (1 << 2)) { /* TXP */
  1666. ch = value;
  1667. } else {
  1668. ch = ~value;
  1669. }
  1670. if (s->enable && (s->control[0] & (1 << 3))) { /* TXE */
  1671. /* XXX this blocks entire thread. Rewrite to use
  1672. * qemu_chr_fe_write and background I/O callbacks */
  1673. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  1674. }
  1675. break;
  1676. case ICSR0:
  1677. s->status[0] &= ~(value & 0x66);
  1678. pxa2xx_fir_update(s);
  1679. break;
  1680. case ICFOR:
  1681. break;
  1682. default:
  1683. printf("%s: Bad register " REG_FMT "\n", __func__, addr);
  1684. }
  1685. }
  1686. static const MemoryRegionOps pxa2xx_fir_ops = {
  1687. .read = pxa2xx_fir_read,
  1688. .write = pxa2xx_fir_write,
  1689. .endianness = DEVICE_NATIVE_ENDIAN,
  1690. };
  1691. static int pxa2xx_fir_is_empty(void *opaque)
  1692. {
  1693. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1694. return (s->rx_len < 64);
  1695. }
  1696. static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
  1697. {
  1698. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1699. if (!(s->control[0] & (1 << 4))) /* RXE */
  1700. return;
  1701. while (size --) {
  1702. s->status[1] |= 1 << 4; /* EOF */
  1703. if (s->rx_len >= 64) {
  1704. s->status[1] |= 1 << 6; /* ROR */
  1705. break;
  1706. }
  1707. if (s->control[2] & (1 << 3)) /* RXP */
  1708. s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
  1709. else
  1710. s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
  1711. }
  1712. pxa2xx_fir_update(s);
  1713. }
  1714. static void pxa2xx_fir_event(void *opaque, int event)
  1715. {
  1716. }
  1717. static void pxa2xx_fir_instance_init(Object *obj)
  1718. {
  1719. PXA2xxFIrState *s = PXA2XX_FIR(obj);
  1720. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  1721. memory_region_init_io(&s->iomem, obj, &pxa2xx_fir_ops, s,
  1722. "pxa2xx-fir", 0x1000);
  1723. sysbus_init_mmio(sbd, &s->iomem);
  1724. sysbus_init_irq(sbd, &s->irq);
  1725. sysbus_init_irq(sbd, &s->rx_dma);
  1726. sysbus_init_irq(sbd, &s->tx_dma);
  1727. }
  1728. static void pxa2xx_fir_realize(DeviceState *dev, Error **errp)
  1729. {
  1730. PXA2xxFIrState *s = PXA2XX_FIR(dev);
  1731. qemu_chr_fe_set_handlers(&s->chr, pxa2xx_fir_is_empty,
  1732. pxa2xx_fir_rx, pxa2xx_fir_event, NULL, s, NULL,
  1733. true);
  1734. }
  1735. static bool pxa2xx_fir_vmstate_validate(void *opaque, int version_id)
  1736. {
  1737. PXA2xxFIrState *s = opaque;
  1738. return s->rx_start < ARRAY_SIZE(s->rx_fifo);
  1739. }
  1740. static const VMStateDescription pxa2xx_fir_vmsd = {
  1741. .name = "pxa2xx-fir",
  1742. .version_id = 1,
  1743. .minimum_version_id = 1,
  1744. .fields = (VMStateField[]) {
  1745. VMSTATE_UINT32(enable, PXA2xxFIrState),
  1746. VMSTATE_UINT8_ARRAY(control, PXA2xxFIrState, 3),
  1747. VMSTATE_UINT8_ARRAY(status, PXA2xxFIrState, 2),
  1748. VMSTATE_UINT32(rx_len, PXA2xxFIrState),
  1749. VMSTATE_UINT32(rx_start, PXA2xxFIrState),
  1750. VMSTATE_VALIDATE("fifo is 64 bytes", pxa2xx_fir_vmstate_validate),
  1751. VMSTATE_UINT8_ARRAY(rx_fifo, PXA2xxFIrState, 64),
  1752. VMSTATE_END_OF_LIST()
  1753. }
  1754. };
  1755. static Property pxa2xx_fir_properties[] = {
  1756. DEFINE_PROP_CHR("chardev", PXA2xxFIrState, chr),
  1757. DEFINE_PROP_END_OF_LIST(),
  1758. };
  1759. static void pxa2xx_fir_class_init(ObjectClass *klass, void *data)
  1760. {
  1761. DeviceClass *dc = DEVICE_CLASS(klass);
  1762. dc->realize = pxa2xx_fir_realize;
  1763. dc->vmsd = &pxa2xx_fir_vmsd;
  1764. dc->props = pxa2xx_fir_properties;
  1765. dc->reset = pxa2xx_fir_reset;
  1766. }
  1767. static const TypeInfo pxa2xx_fir_info = {
  1768. .name = TYPE_PXA2XX_FIR,
  1769. .parent = TYPE_SYS_BUS_DEVICE,
  1770. .instance_size = sizeof(PXA2xxFIrState),
  1771. .class_init = pxa2xx_fir_class_init,
  1772. .instance_init = pxa2xx_fir_instance_init,
  1773. };
  1774. static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
  1775. hwaddr base,
  1776. qemu_irq irq, qemu_irq rx_dma,
  1777. qemu_irq tx_dma,
  1778. Chardev *chr)
  1779. {
  1780. DeviceState *dev;
  1781. SysBusDevice *sbd;
  1782. dev = qdev_create(NULL, TYPE_PXA2XX_FIR);
  1783. qdev_prop_set_chr(dev, "chardev", chr);
  1784. qdev_init_nofail(dev);
  1785. sbd = SYS_BUS_DEVICE(dev);
  1786. sysbus_mmio_map(sbd, 0, base);
  1787. sysbus_connect_irq(sbd, 0, irq);
  1788. sysbus_connect_irq(sbd, 1, rx_dma);
  1789. sysbus_connect_irq(sbd, 2, tx_dma);
  1790. return PXA2XX_FIR(dev);
  1791. }
  1792. static void pxa2xx_reset(void *opaque, int line, int level)
  1793. {
  1794. PXA2xxState *s = (PXA2xxState *) opaque;
  1795. if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
  1796. cpu_reset(CPU(s->cpu));
  1797. /* TODO: reset peripherals */
  1798. }
  1799. }
  1800. /* Initialise a PXA270 integrated chip (ARM based core). */
  1801. PXA2xxState *pxa270_init(MemoryRegion *address_space,
  1802. unsigned int sdram_size, const char *cpu_type)
  1803. {
  1804. PXA2xxState *s;
  1805. int i;
  1806. DriveInfo *dinfo;
  1807. s = g_new0(PXA2xxState, 1);
  1808. if (strncmp(cpu_type, "pxa27", 5)) {
  1809. error_report("Machine requires a PXA27x processor");
  1810. exit(1);
  1811. }
  1812. s->cpu = ARM_CPU(cpu_create(cpu_type));
  1813. s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
  1814. /* SDRAM & Internal Memory Storage */
  1815. memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size,
  1816. &error_fatal);
  1817. memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
  1818. memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000,
  1819. &error_fatal);
  1820. memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
  1821. &s->internal);
  1822. s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
  1823. s->dma = pxa27x_dma_init(0x40000000,
  1824. qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
  1825. sysbus_create_varargs("pxa27x-timer", 0x40a00000,
  1826. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
  1827. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
  1828. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
  1829. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
  1830. qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
  1831. NULL);
  1832. s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
  1833. dinfo = drive_get(IF_SD, 0, 0);
  1834. if (!dinfo && !qtest_enabled()) {
  1835. warn_report("missing SecureDigital device");
  1836. }
  1837. s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
  1838. dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
  1839. qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
  1840. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
  1841. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
  1842. for (i = 0; pxa270_serial[i].io_base; i++) {
  1843. if (serial_hd(i)) {
  1844. serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
  1845. qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
  1846. 14857000 / 16, serial_hd(i),
  1847. DEVICE_NATIVE_ENDIAN);
  1848. } else {
  1849. break;
  1850. }
  1851. }
  1852. if (serial_hd(i))
  1853. s->fir = pxa2xx_fir_init(address_space, 0x40800000,
  1854. qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
  1855. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
  1856. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
  1857. serial_hd(i));
  1858. s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
  1859. qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
  1860. s->cm_base = 0x41300000;
  1861. s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
  1862. s->clkcfg = 0x00000009; /* Turbo mode active */
  1863. memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
  1864. memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
  1865. vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
  1866. pxa2xx_setup_cp14(s);
  1867. s->mm_base = 0x48000000;
  1868. s->mm_regs[MDMRS >> 2] = 0x00020002;
  1869. s->mm_regs[MDREFR >> 2] = 0x03ca4000;
  1870. s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
  1871. memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
  1872. memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
  1873. vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
  1874. s->pm_base = 0x40f00000;
  1875. memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
  1876. memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
  1877. vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
  1878. for (i = 0; pxa27x_ssp[i].io_base; i ++);
  1879. s->ssp = g_new0(SSIBus *, i);
  1880. for (i = 0; pxa27x_ssp[i].io_base; i ++) {
  1881. DeviceState *dev;
  1882. dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
  1883. qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
  1884. s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
  1885. }
  1886. sysbus_create_simple("sysbus-ohci", 0x4c000000,
  1887. qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
  1888. s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
  1889. s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
  1890. sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
  1891. qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
  1892. s->i2c[0] = pxa2xx_i2c_init(0x40301600,
  1893. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
  1894. s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
  1895. qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
  1896. s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
  1897. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
  1898. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
  1899. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
  1900. s->kp = pxa27x_keypad_init(address_space, 0x41500000,
  1901. qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
  1902. /* GPIO1 resets the processor */
  1903. /* The handler can be overridden by board-specific code */
  1904. qdev_connect_gpio_out(s->gpio, 1, s->reset);
  1905. return s;
  1906. }
  1907. /* Initialise a PXA255 integrated chip (ARM based core). */
  1908. PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
  1909. {
  1910. PXA2xxState *s;
  1911. int i;
  1912. DriveInfo *dinfo;
  1913. s = g_new0(PXA2xxState, 1);
  1914. s->cpu = ARM_CPU(cpu_create(ARM_CPU_TYPE_NAME("pxa255")));
  1915. s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
  1916. /* SDRAM & Internal Memory Storage */
  1917. memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size,
  1918. &error_fatal);
  1919. memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
  1920. memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
  1921. PXA2XX_INTERNAL_SIZE, &error_fatal);
  1922. memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
  1923. &s->internal);
  1924. s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
  1925. s->dma = pxa255_dma_init(0x40000000,
  1926. qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
  1927. sysbus_create_varargs("pxa25x-timer", 0x40a00000,
  1928. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
  1929. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
  1930. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
  1931. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
  1932. NULL);
  1933. s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
  1934. dinfo = drive_get(IF_SD, 0, 0);
  1935. if (!dinfo && !qtest_enabled()) {
  1936. warn_report("missing SecureDigital device");
  1937. }
  1938. s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
  1939. dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
  1940. qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
  1941. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
  1942. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
  1943. for (i = 0; pxa255_serial[i].io_base; i++) {
  1944. if (serial_hd(i)) {
  1945. serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
  1946. qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
  1947. 14745600 / 16, serial_hd(i),
  1948. DEVICE_NATIVE_ENDIAN);
  1949. } else {
  1950. break;
  1951. }
  1952. }
  1953. if (serial_hd(i))
  1954. s->fir = pxa2xx_fir_init(address_space, 0x40800000,
  1955. qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
  1956. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
  1957. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
  1958. serial_hd(i));
  1959. s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
  1960. qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
  1961. s->cm_base = 0x41300000;
  1962. s->cm_regs[CCCR >> 2] = 0x00000121; /* from datasheet */
  1963. s->cm_regs[CKEN >> 2] = 0x00017def; /* from datasheet */
  1964. s->clkcfg = 0x00000009; /* Turbo mode active */
  1965. memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
  1966. memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
  1967. vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
  1968. pxa2xx_setup_cp14(s);
  1969. s->mm_base = 0x48000000;
  1970. s->mm_regs[MDMRS >> 2] = 0x00020002;
  1971. s->mm_regs[MDREFR >> 2] = 0x03ca4000;
  1972. s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
  1973. memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
  1974. memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
  1975. vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
  1976. s->pm_base = 0x40f00000;
  1977. memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
  1978. memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
  1979. vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
  1980. for (i = 0; pxa255_ssp[i].io_base; i ++);
  1981. s->ssp = g_new0(SSIBus *, i);
  1982. for (i = 0; pxa255_ssp[i].io_base; i ++) {
  1983. DeviceState *dev;
  1984. dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
  1985. qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
  1986. s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
  1987. }
  1988. sysbus_create_simple("sysbus-ohci", 0x4c000000,
  1989. qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
  1990. s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
  1991. s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
  1992. sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
  1993. qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
  1994. s->i2c[0] = pxa2xx_i2c_init(0x40301600,
  1995. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
  1996. s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
  1997. qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
  1998. s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
  1999. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
  2000. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
  2001. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
  2002. /* GPIO1 resets the processor */
  2003. /* The handler can be overridden by board-specific code */
  2004. qdev_connect_gpio_out(s->gpio, 1, s->reset);
  2005. return s;
  2006. }
  2007. static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
  2008. {
  2009. DeviceClass *dc = DEVICE_CLASS(klass);
  2010. dc->reset = pxa2xx_ssp_reset;
  2011. dc->vmsd = &vmstate_pxa2xx_ssp;
  2012. }
  2013. static const TypeInfo pxa2xx_ssp_info = {
  2014. .name = TYPE_PXA2XX_SSP,
  2015. .parent = TYPE_SYS_BUS_DEVICE,
  2016. .instance_size = sizeof(PXA2xxSSPState),
  2017. .instance_init = pxa2xx_ssp_init,
  2018. .class_init = pxa2xx_ssp_class_init,
  2019. };
  2020. static void pxa2xx_register_types(void)
  2021. {
  2022. type_register_static(&pxa2xx_i2c_slave_info);
  2023. type_register_static(&pxa2xx_ssp_info);
  2024. type_register_static(&pxa2xx_i2c_info);
  2025. type_register_static(&pxa2xx_rtc_sysbus_info);
  2026. type_register_static(&pxa2xx_fir_info);
  2027. }
  2028. type_init(pxa2xx_register_types)