fsl-imx7.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Copyright (c) 2018, Impinj, Inc.
  3. *
  4. * i.MX7 SoC definitions
  5. *
  6. * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
  7. *
  8. * Based on hw/arm/fsl-imx6.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "hw/arm/fsl-imx7.h"
  23. #include "hw/misc/unimp.h"
  24. #include "hw/boards.h"
  25. #include "sysemu/sysemu.h"
  26. #include "qemu/error-report.h"
  27. #include "qemu/module.h"
  28. #define NAME_SIZE 20
  29. static void fsl_imx7_init(Object *obj)
  30. {
  31. MachineState *ms = MACHINE(qdev_get_machine());
  32. FslIMX7State *s = FSL_IMX7(obj);
  33. char name[NAME_SIZE];
  34. int i;
  35. for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) {
  36. snprintf(name, NAME_SIZE, "cpu%d", i);
  37. object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]),
  38. ARM_CPU_TYPE_NAME("cortex-a7"), &error_abort,
  39. NULL);
  40. }
  41. /*
  42. * A7MPCORE
  43. */
  44. sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore),
  45. TYPE_A15MPCORE_PRIV);
  46. /*
  47. * GPIOs 1 to 7
  48. */
  49. for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
  50. snprintf(name, NAME_SIZE, "gpio%d", i);
  51. sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]),
  52. TYPE_IMX_GPIO);
  53. }
  54. /*
  55. * GPT1, 2, 3, 4
  56. */
  57. for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
  58. snprintf(name, NAME_SIZE, "gpt%d", i);
  59. sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]),
  60. TYPE_IMX7_GPT);
  61. }
  62. /*
  63. * CCM
  64. */
  65. sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX7_CCM);
  66. /*
  67. * Analog
  68. */
  69. sysbus_init_child_obj(obj, "analog", &s->analog, sizeof(s->analog),
  70. TYPE_IMX7_ANALOG);
  71. /*
  72. * GPCv2
  73. */
  74. sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2),
  75. TYPE_IMX_GPCV2);
  76. for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
  77. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  78. sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]),
  79. TYPE_IMX_SPI);
  80. }
  81. for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
  82. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  83. sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]),
  84. TYPE_IMX_I2C);
  85. }
  86. /*
  87. * UART
  88. */
  89. for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
  90. snprintf(name, NAME_SIZE, "uart%d", i);
  91. sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]),
  92. TYPE_IMX_SERIAL);
  93. }
  94. /*
  95. * Ethernet
  96. */
  97. for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
  98. snprintf(name, NAME_SIZE, "eth%d", i);
  99. sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]),
  100. TYPE_IMX_ENET);
  101. }
  102. /*
  103. * SDHCI
  104. */
  105. for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
  106. snprintf(name, NAME_SIZE, "usdhc%d", i);
  107. sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]),
  108. TYPE_IMX_USDHC);
  109. }
  110. /*
  111. * SNVS
  112. */
  113. sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs),
  114. TYPE_IMX7_SNVS);
  115. /*
  116. * Watchdog
  117. */
  118. for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
  119. snprintf(name, NAME_SIZE, "wdt%d", i);
  120. sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]),
  121. TYPE_IMX2_WDT);
  122. }
  123. /*
  124. * GPR
  125. */
  126. sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr), TYPE_IMX7_GPR);
  127. sysbus_init_child_obj(obj, "pcie", &s->pcie, sizeof(s->pcie),
  128. TYPE_DESIGNWARE_PCIE_HOST);
  129. for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
  130. snprintf(name, NAME_SIZE, "usb%d", i);
  131. sysbus_init_child_obj(obj, name, &s->usb[i], sizeof(s->usb[i]),
  132. TYPE_CHIPIDEA);
  133. }
  134. }
  135. static void fsl_imx7_realize(DeviceState *dev, Error **errp)
  136. {
  137. MachineState *ms = MACHINE(qdev_get_machine());
  138. FslIMX7State *s = FSL_IMX7(dev);
  139. Object *o;
  140. int i;
  141. qemu_irq irq;
  142. char name[NAME_SIZE];
  143. unsigned int smp_cpus = ms->smp.cpus;
  144. if (smp_cpus > FSL_IMX7_NUM_CPUS) {
  145. error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
  146. TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus);
  147. return;
  148. }
  149. for (i = 0; i < smp_cpus; i++) {
  150. o = OBJECT(&s->cpu[i]);
  151. object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC,
  152. "psci-conduit", &error_abort);
  153. /* On uniprocessor, the CBAR is set to 0 */
  154. if (smp_cpus > 1) {
  155. object_property_set_int(o, FSL_IMX7_A7MPCORE_ADDR,
  156. "reset-cbar", &error_abort);
  157. }
  158. if (i) {
  159. /* Secondary CPUs start in PSCI powered-down state */
  160. object_property_set_bool(o, true,
  161. "start-powered-off", &error_abort);
  162. }
  163. object_property_set_bool(o, true, "realized", &error_abort);
  164. }
  165. /*
  166. * A7MPCORE
  167. */
  168. object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu",
  169. &error_abort);
  170. object_property_set_int(OBJECT(&s->a7mpcore),
  171. FSL_IMX7_MAX_IRQ + GIC_INTERNAL,
  172. "num-irq", &error_abort);
  173. object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized",
  174. &error_abort);
  175. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR);
  176. for (i = 0; i < smp_cpus; i++) {
  177. SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
  178. DeviceState *d = DEVICE(qemu_get_cpu(i));
  179. irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
  180. sysbus_connect_irq(sbd, i, irq);
  181. irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
  182. sysbus_connect_irq(sbd, i + smp_cpus, irq);
  183. irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
  184. sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq);
  185. irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
  186. sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq);
  187. }
  188. /*
  189. * A7MPCORE DAP
  190. */
  191. create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR,
  192. 0x100000);
  193. /*
  194. * GPT1, 2, 3, 4
  195. */
  196. for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
  197. static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = {
  198. FSL_IMX7_GPT1_ADDR,
  199. FSL_IMX7_GPT2_ADDR,
  200. FSL_IMX7_GPT3_ADDR,
  201. FSL_IMX7_GPT4_ADDR,
  202. };
  203. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  204. object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized",
  205. &error_abort);
  206. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]);
  207. }
  208. for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
  209. static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = {
  210. FSL_IMX7_GPIO1_ADDR,
  211. FSL_IMX7_GPIO2_ADDR,
  212. FSL_IMX7_GPIO3_ADDR,
  213. FSL_IMX7_GPIO4_ADDR,
  214. FSL_IMX7_GPIO5_ADDR,
  215. FSL_IMX7_GPIO6_ADDR,
  216. FSL_IMX7_GPIO7_ADDR,
  217. };
  218. object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized",
  219. &error_abort);
  220. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]);
  221. }
  222. /*
  223. * IOMUXC and IOMUXC_LPSR
  224. */
  225. for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) {
  226. static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = {
  227. FSL_IMX7_IOMUXC_ADDR,
  228. FSL_IMX7_IOMUXC_LPSR_ADDR,
  229. };
  230. snprintf(name, NAME_SIZE, "iomuxc%d", i);
  231. create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i],
  232. FSL_IMX7_IOMUXCn_SIZE);
  233. }
  234. /*
  235. * CCM
  236. */
  237. object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort);
  238. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR);
  239. /*
  240. * Analog
  241. */
  242. object_property_set_bool(OBJECT(&s->analog), true, "realized",
  243. &error_abort);
  244. sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR);
  245. /*
  246. * GPCv2
  247. */
  248. object_property_set_bool(OBJECT(&s->gpcv2), true,
  249. "realized", &error_abort);
  250. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR);
  251. /* Initialize all ECSPI */
  252. for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
  253. static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = {
  254. FSL_IMX7_ECSPI1_ADDR,
  255. FSL_IMX7_ECSPI2_ADDR,
  256. FSL_IMX7_ECSPI3_ADDR,
  257. FSL_IMX7_ECSPI4_ADDR,
  258. };
  259. static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = {
  260. FSL_IMX7_ECSPI1_IRQ,
  261. FSL_IMX7_ECSPI2_IRQ,
  262. FSL_IMX7_ECSPI3_IRQ,
  263. FSL_IMX7_ECSPI4_IRQ,
  264. };
  265. /* Initialize the SPI */
  266. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
  267. &error_abort);
  268. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  269. FSL_IMX7_SPIn_ADDR[i]);
  270. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  271. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  272. FSL_IMX7_SPIn_IRQ[i]));
  273. }
  274. for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
  275. static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = {
  276. FSL_IMX7_I2C1_ADDR,
  277. FSL_IMX7_I2C2_ADDR,
  278. FSL_IMX7_I2C3_ADDR,
  279. FSL_IMX7_I2C4_ADDR,
  280. };
  281. static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = {
  282. FSL_IMX7_I2C1_IRQ,
  283. FSL_IMX7_I2C2_IRQ,
  284. FSL_IMX7_I2C3_IRQ,
  285. FSL_IMX7_I2C4_IRQ,
  286. };
  287. object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized",
  288. &error_abort);
  289. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]);
  290. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  291. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  292. FSL_IMX7_I2Cn_IRQ[i]));
  293. }
  294. /*
  295. * UART
  296. */
  297. for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
  298. static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = {
  299. FSL_IMX7_UART1_ADDR,
  300. FSL_IMX7_UART2_ADDR,
  301. FSL_IMX7_UART3_ADDR,
  302. FSL_IMX7_UART4_ADDR,
  303. FSL_IMX7_UART5_ADDR,
  304. FSL_IMX7_UART6_ADDR,
  305. FSL_IMX7_UART7_ADDR,
  306. };
  307. static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = {
  308. FSL_IMX7_UART1_IRQ,
  309. FSL_IMX7_UART2_IRQ,
  310. FSL_IMX7_UART3_IRQ,
  311. FSL_IMX7_UART4_IRQ,
  312. FSL_IMX7_UART5_IRQ,
  313. FSL_IMX7_UART6_IRQ,
  314. FSL_IMX7_UART7_IRQ,
  315. };
  316. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  317. object_property_set_bool(OBJECT(&s->uart[i]), true, "realized",
  318. &error_abort);
  319. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]);
  320. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]);
  321. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq);
  322. }
  323. /*
  324. * Ethernet
  325. */
  326. for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
  327. static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = {
  328. FSL_IMX7_ENET1_ADDR,
  329. FSL_IMX7_ENET2_ADDR,
  330. };
  331. object_property_set_uint(OBJECT(&s->eth[i]), FSL_IMX7_ETH_NUM_TX_RINGS,
  332. "tx-ring-num", &error_abort);
  333. qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
  334. object_property_set_bool(OBJECT(&s->eth[i]), true, "realized",
  335. &error_abort);
  336. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]);
  337. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0));
  338. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq);
  339. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3));
  340. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq);
  341. }
  342. /*
  343. * USDHC
  344. */
  345. for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
  346. static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = {
  347. FSL_IMX7_USDHC1_ADDR,
  348. FSL_IMX7_USDHC2_ADDR,
  349. FSL_IMX7_USDHC3_ADDR,
  350. };
  351. static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = {
  352. FSL_IMX7_USDHC1_IRQ,
  353. FSL_IMX7_USDHC2_IRQ,
  354. FSL_IMX7_USDHC3_IRQ,
  355. };
  356. object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized",
  357. &error_abort);
  358. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  359. FSL_IMX7_USDHCn_ADDR[i]);
  360. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]);
  361. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq);
  362. }
  363. /*
  364. * SNVS
  365. */
  366. object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort);
  367. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR);
  368. /*
  369. * SRC
  370. */
  371. create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE);
  372. /*
  373. * Watchdog
  374. */
  375. for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
  376. static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = {
  377. FSL_IMX7_WDOG1_ADDR,
  378. FSL_IMX7_WDOG2_ADDR,
  379. FSL_IMX7_WDOG3_ADDR,
  380. FSL_IMX7_WDOG4_ADDR,
  381. };
  382. object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized",
  383. &error_abort);
  384. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]);
  385. }
  386. /*
  387. * SDMA
  388. */
  389. create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE);
  390. object_property_set_bool(OBJECT(&s->gpr), true, "realized",
  391. &error_abort);
  392. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR);
  393. object_property_set_bool(OBJECT(&s->pcie), true,
  394. "realized", &error_abort);
  395. sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR);
  396. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ);
  397. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq);
  398. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ);
  399. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq);
  400. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ);
  401. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq);
  402. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ);
  403. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq);
  404. for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
  405. static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = {
  406. FSL_IMX7_USBMISC1_ADDR,
  407. FSL_IMX7_USBMISC2_ADDR,
  408. FSL_IMX7_USBMISC3_ADDR,
  409. };
  410. static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = {
  411. FSL_IMX7_USB1_ADDR,
  412. FSL_IMX7_USB2_ADDR,
  413. FSL_IMX7_USB3_ADDR,
  414. };
  415. static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = {
  416. FSL_IMX7_USB1_IRQ,
  417. FSL_IMX7_USB2_IRQ,
  418. FSL_IMX7_USB3_IRQ,
  419. };
  420. object_property_set_bool(OBJECT(&s->usb[i]), true, "realized",
  421. &error_abort);
  422. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  423. FSL_IMX7_USBn_ADDR[i]);
  424. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]);
  425. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq);
  426. snprintf(name, NAME_SIZE, "usbmisc%d", i);
  427. create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i],
  428. FSL_IMX7_USBMISCn_SIZE);
  429. }
  430. /*
  431. * ADCs
  432. */
  433. for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) {
  434. static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = {
  435. FSL_IMX7_ADC1_ADDR,
  436. FSL_IMX7_ADC2_ADDR,
  437. };
  438. snprintf(name, NAME_SIZE, "adc%d", i);
  439. create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i],
  440. FSL_IMX7_ADCn_SIZE);
  441. }
  442. /*
  443. * LCD
  444. */
  445. create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR,
  446. FSL_IMX7_LCDIF_SIZE);
  447. /*
  448. * DMA APBH
  449. */
  450. create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR,
  451. FSL_IMX7_DMA_APBH_SIZE);
  452. /*
  453. * PCIe PHY
  454. */
  455. create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR,
  456. FSL_IMX7_PCIE_PHY_SIZE);
  457. }
  458. static void fsl_imx7_class_init(ObjectClass *oc, void *data)
  459. {
  460. DeviceClass *dc = DEVICE_CLASS(oc);
  461. dc->realize = fsl_imx7_realize;
  462. /* Reason: Uses serial_hds and nd_table in realize() directly */
  463. dc->user_creatable = false;
  464. dc->desc = "i.MX7 SOC";
  465. }
  466. static const TypeInfo fsl_imx7_type_info = {
  467. .name = TYPE_FSL_IMX7,
  468. .parent = TYPE_DEVICE,
  469. .instance_size = sizeof(FslIMX7State),
  470. .instance_init = fsl_imx7_init,
  471. .class_init = fsl_imx7_class_init,
  472. };
  473. static void fsl_imx7_register_types(void)
  474. {
  475. type_register_static(&fsl_imx7_type_info);
  476. }
  477. type_init(fsl_imx7_register_types)