fsl-imx6.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. /*
  2. * Copyright (c) 2015 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX6 SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx31.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "qapi/error.h"
  23. #include "hw/arm/fsl-imx6.h"
  24. #include "hw/boards.h"
  25. #include "hw/qdev-properties.h"
  26. #include "sysemu/sysemu.h"
  27. #include "chardev/char.h"
  28. #include "qemu/error-report.h"
  29. #include "qemu/module.h"
  30. #define IMX6_ESDHC_CAPABILITIES 0x057834b4
  31. #define NAME_SIZE 20
  32. static void fsl_imx6_init(Object *obj)
  33. {
  34. MachineState *ms = MACHINE(qdev_get_machine());
  35. FslIMX6State *s = FSL_IMX6(obj);
  36. char name[NAME_SIZE];
  37. int i;
  38. for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX6_NUM_CPUS); i++) {
  39. snprintf(name, NAME_SIZE, "cpu%d", i);
  40. object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]),
  41. ARM_CPU_TYPE_NAME("cortex-a9"),
  42. &error_abort, NULL);
  43. }
  44. sysbus_init_child_obj(obj, "a9mpcore", &s->a9mpcore, sizeof(s->a9mpcore),
  45. TYPE_A9MPCORE_PRIV);
  46. sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX6_CCM);
  47. sysbus_init_child_obj(obj, "src", &s->src, sizeof(s->src), TYPE_IMX6_SRC);
  48. for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) {
  49. snprintf(name, NAME_SIZE, "uart%d", i + 1);
  50. sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]),
  51. TYPE_IMX_SERIAL);
  52. }
  53. sysbus_init_child_obj(obj, "gpt", &s->gpt, sizeof(s->gpt), TYPE_IMX6_GPT);
  54. for (i = 0; i < FSL_IMX6_NUM_EPITS; i++) {
  55. snprintf(name, NAME_SIZE, "epit%d", i + 1);
  56. sysbus_init_child_obj(obj, name, &s->epit[i], sizeof(s->epit[i]),
  57. TYPE_IMX_EPIT);
  58. }
  59. for (i = 0; i < FSL_IMX6_NUM_I2CS; i++) {
  60. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  61. sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]),
  62. TYPE_IMX_I2C);
  63. }
  64. for (i = 0; i < FSL_IMX6_NUM_GPIOS; i++) {
  65. snprintf(name, NAME_SIZE, "gpio%d", i + 1);
  66. sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]),
  67. TYPE_IMX_GPIO);
  68. }
  69. for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
  70. snprintf(name, NAME_SIZE, "sdhc%d", i + 1);
  71. sysbus_init_child_obj(obj, name, &s->esdhc[i], sizeof(s->esdhc[i]),
  72. TYPE_IMX_USDHC);
  73. }
  74. for (i = 0; i < FSL_IMX6_NUM_ECSPIS; i++) {
  75. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  76. sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]),
  77. TYPE_IMX_SPI);
  78. }
  79. sysbus_init_child_obj(obj, "eth", &s->eth, sizeof(s->eth), TYPE_IMX_ENET);
  80. }
  81. static void fsl_imx6_realize(DeviceState *dev, Error **errp)
  82. {
  83. MachineState *ms = MACHINE(qdev_get_machine());
  84. FslIMX6State *s = FSL_IMX6(dev);
  85. uint16_t i;
  86. Error *err = NULL;
  87. unsigned int smp_cpus = ms->smp.cpus;
  88. if (smp_cpus > FSL_IMX6_NUM_CPUS) {
  89. error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
  90. TYPE_FSL_IMX6, FSL_IMX6_NUM_CPUS, smp_cpus);
  91. return;
  92. }
  93. for (i = 0; i < smp_cpus; i++) {
  94. /* On uniprocessor, the CBAR is set to 0 */
  95. if (smp_cpus > 1) {
  96. object_property_set_int(OBJECT(&s->cpu[i]), FSL_IMX6_A9MPCORE_ADDR,
  97. "reset-cbar", &error_abort);
  98. }
  99. /* All CPU but CPU 0 start in power off mode */
  100. if (i) {
  101. object_property_set_bool(OBJECT(&s->cpu[i]), true,
  102. "start-powered-off", &error_abort);
  103. }
  104. object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err);
  105. if (err) {
  106. error_propagate(errp, err);
  107. return;
  108. }
  109. }
  110. object_property_set_int(OBJECT(&s->a9mpcore), smp_cpus, "num-cpu",
  111. &error_abort);
  112. object_property_set_int(OBJECT(&s->a9mpcore),
  113. FSL_IMX6_MAX_IRQ + GIC_INTERNAL, "num-irq",
  114. &error_abort);
  115. object_property_set_bool(OBJECT(&s->a9mpcore), true, "realized", &err);
  116. if (err) {
  117. error_propagate(errp, err);
  118. return;
  119. }
  120. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a9mpcore), 0, FSL_IMX6_A9MPCORE_ADDR);
  121. for (i = 0; i < smp_cpus; i++) {
  122. sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i,
  123. qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
  124. sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i + smp_cpus,
  125. qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ));
  126. }
  127. object_property_set_bool(OBJECT(&s->ccm), true, "realized", &err);
  128. if (err) {
  129. error_propagate(errp, err);
  130. return;
  131. }
  132. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6_CCM_ADDR);
  133. object_property_set_bool(OBJECT(&s->src), true, "realized", &err);
  134. if (err) {
  135. error_propagate(errp, err);
  136. return;
  137. }
  138. sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6_SRC_ADDR);
  139. /* Initialize all UARTs */
  140. for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) {
  141. static const struct {
  142. hwaddr addr;
  143. unsigned int irq;
  144. } serial_table[FSL_IMX6_NUM_UARTS] = {
  145. { FSL_IMX6_UART1_ADDR, FSL_IMX6_UART1_IRQ },
  146. { FSL_IMX6_UART2_ADDR, FSL_IMX6_UART2_IRQ },
  147. { FSL_IMX6_UART3_ADDR, FSL_IMX6_UART3_IRQ },
  148. { FSL_IMX6_UART4_ADDR, FSL_IMX6_UART4_IRQ },
  149. { FSL_IMX6_UART5_ADDR, FSL_IMX6_UART5_IRQ },
  150. };
  151. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  152. object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err);
  153. if (err) {
  154. error_propagate(errp, err);
  155. return;
  156. }
  157. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  158. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  159. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  160. serial_table[i].irq));
  161. }
  162. s->gpt.ccm = IMX_CCM(&s->ccm);
  163. object_property_set_bool(OBJECT(&s->gpt), true, "realized", &err);
  164. if (err) {
  165. error_propagate(errp, err);
  166. return;
  167. }
  168. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt), 0, FSL_IMX6_GPT_ADDR);
  169. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt), 0,
  170. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  171. FSL_IMX6_GPT_IRQ));
  172. /* Initialize all EPIT timers */
  173. for (i = 0; i < FSL_IMX6_NUM_EPITS; i++) {
  174. static const struct {
  175. hwaddr addr;
  176. unsigned int irq;
  177. } epit_table[FSL_IMX6_NUM_EPITS] = {
  178. { FSL_IMX6_EPIT1_ADDR, FSL_IMX6_EPIT1_IRQ },
  179. { FSL_IMX6_EPIT2_ADDR, FSL_IMX6_EPIT2_IRQ },
  180. };
  181. s->epit[i].ccm = IMX_CCM(&s->ccm);
  182. object_property_set_bool(OBJECT(&s->epit[i]), true, "realized", &err);
  183. if (err) {
  184. error_propagate(errp, err);
  185. return;
  186. }
  187. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  188. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  189. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  190. epit_table[i].irq));
  191. }
  192. /* Initialize all I2C */
  193. for (i = 0; i < FSL_IMX6_NUM_I2CS; i++) {
  194. static const struct {
  195. hwaddr addr;
  196. unsigned int irq;
  197. } i2c_table[FSL_IMX6_NUM_I2CS] = {
  198. { FSL_IMX6_I2C1_ADDR, FSL_IMX6_I2C1_IRQ },
  199. { FSL_IMX6_I2C2_ADDR, FSL_IMX6_I2C2_IRQ },
  200. { FSL_IMX6_I2C3_ADDR, FSL_IMX6_I2C3_IRQ }
  201. };
  202. object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized", &err);
  203. if (err) {
  204. error_propagate(errp, err);
  205. return;
  206. }
  207. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  208. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  209. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  210. i2c_table[i].irq));
  211. }
  212. /* Initialize all GPIOs */
  213. for (i = 0; i < FSL_IMX6_NUM_GPIOS; i++) {
  214. static const struct {
  215. hwaddr addr;
  216. unsigned int irq_low;
  217. unsigned int irq_high;
  218. } gpio_table[FSL_IMX6_NUM_GPIOS] = {
  219. {
  220. FSL_IMX6_GPIO1_ADDR,
  221. FSL_IMX6_GPIO1_LOW_IRQ,
  222. FSL_IMX6_GPIO1_HIGH_IRQ
  223. },
  224. {
  225. FSL_IMX6_GPIO2_ADDR,
  226. FSL_IMX6_GPIO2_LOW_IRQ,
  227. FSL_IMX6_GPIO2_HIGH_IRQ
  228. },
  229. {
  230. FSL_IMX6_GPIO3_ADDR,
  231. FSL_IMX6_GPIO3_LOW_IRQ,
  232. FSL_IMX6_GPIO3_HIGH_IRQ
  233. },
  234. {
  235. FSL_IMX6_GPIO4_ADDR,
  236. FSL_IMX6_GPIO4_LOW_IRQ,
  237. FSL_IMX6_GPIO4_HIGH_IRQ
  238. },
  239. {
  240. FSL_IMX6_GPIO5_ADDR,
  241. FSL_IMX6_GPIO5_LOW_IRQ,
  242. FSL_IMX6_GPIO5_HIGH_IRQ
  243. },
  244. {
  245. FSL_IMX6_GPIO6_ADDR,
  246. FSL_IMX6_GPIO6_LOW_IRQ,
  247. FSL_IMX6_GPIO6_HIGH_IRQ
  248. },
  249. {
  250. FSL_IMX6_GPIO7_ADDR,
  251. FSL_IMX6_GPIO7_LOW_IRQ,
  252. FSL_IMX6_GPIO7_HIGH_IRQ
  253. },
  254. };
  255. object_property_set_bool(OBJECT(&s->gpio[i]), true, "has-edge-sel",
  256. &error_abort);
  257. object_property_set_bool(OBJECT(&s->gpio[i]), true, "has-upper-pin-irq",
  258. &error_abort);
  259. object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized", &err);
  260. if (err) {
  261. error_propagate(errp, err);
  262. return;
  263. }
  264. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  265. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  266. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  267. gpio_table[i].irq_low));
  268. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
  269. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  270. gpio_table[i].irq_high));
  271. }
  272. /* Initialize all SDHC */
  273. for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
  274. static const struct {
  275. hwaddr addr;
  276. unsigned int irq;
  277. } esdhc_table[FSL_IMX6_NUM_ESDHCS] = {
  278. { FSL_IMX6_uSDHC1_ADDR, FSL_IMX6_uSDHC1_IRQ },
  279. { FSL_IMX6_uSDHC2_ADDR, FSL_IMX6_uSDHC2_IRQ },
  280. { FSL_IMX6_uSDHC3_ADDR, FSL_IMX6_uSDHC3_IRQ },
  281. { FSL_IMX6_uSDHC4_ADDR, FSL_IMX6_uSDHC4_IRQ },
  282. };
  283. /* UHS-I SDIO3.0 SDR104 1.8V ADMA */
  284. object_property_set_uint(OBJECT(&s->esdhc[i]), 3, "sd-spec-version",
  285. &err);
  286. object_property_set_uint(OBJECT(&s->esdhc[i]), IMX6_ESDHC_CAPABILITIES,
  287. "capareg", &err);
  288. object_property_set_bool(OBJECT(&s->esdhc[i]), true, "realized", &err);
  289. if (err) {
  290. error_propagate(errp, err);
  291. return;
  292. }
  293. sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr);
  294. sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0,
  295. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  296. esdhc_table[i].irq));
  297. }
  298. /* Initialize all ECSPI */
  299. for (i = 0; i < FSL_IMX6_NUM_ECSPIS; i++) {
  300. static const struct {
  301. hwaddr addr;
  302. unsigned int irq;
  303. } spi_table[FSL_IMX6_NUM_ECSPIS] = {
  304. { FSL_IMX6_eCSPI1_ADDR, FSL_IMX6_ECSPI1_IRQ },
  305. { FSL_IMX6_eCSPI2_ADDR, FSL_IMX6_ECSPI2_IRQ },
  306. { FSL_IMX6_eCSPI3_ADDR, FSL_IMX6_ECSPI3_IRQ },
  307. { FSL_IMX6_eCSPI4_ADDR, FSL_IMX6_ECSPI4_IRQ },
  308. { FSL_IMX6_eCSPI5_ADDR, FSL_IMX6_ECSPI5_IRQ },
  309. };
  310. /* Initialize the SPI */
  311. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err);
  312. if (err) {
  313. error_propagate(errp, err);
  314. return;
  315. }
  316. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_table[i].addr);
  317. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  318. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  319. spi_table[i].irq));
  320. }
  321. qdev_set_nic_properties(DEVICE(&s->eth), &nd_table[0]);
  322. object_property_set_bool(OBJECT(&s->eth), true, "realized", &err);
  323. if (err) {
  324. error_propagate(errp, err);
  325. return;
  326. }
  327. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth), 0, FSL_IMX6_ENET_ADDR);
  328. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth), 0,
  329. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  330. FSL_IMX6_ENET_MAC_IRQ));
  331. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth), 1,
  332. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  333. FSL_IMX6_ENET_MAC_1588_IRQ));
  334. /* ROM memory */
  335. memory_region_init_rom(&s->rom, NULL, "imx6.rom",
  336. FSL_IMX6_ROM_SIZE, &err);
  337. if (err) {
  338. error_propagate(errp, err);
  339. return;
  340. }
  341. memory_region_add_subregion(get_system_memory(), FSL_IMX6_ROM_ADDR,
  342. &s->rom);
  343. /* CAAM memory */
  344. memory_region_init_rom(&s->caam, NULL, "imx6.caam",
  345. FSL_IMX6_CAAM_MEM_SIZE, &err);
  346. if (err) {
  347. error_propagate(errp, err);
  348. return;
  349. }
  350. memory_region_add_subregion(get_system_memory(), FSL_IMX6_CAAM_MEM_ADDR,
  351. &s->caam);
  352. /* OCRAM memory */
  353. memory_region_init_ram(&s->ocram, NULL, "imx6.ocram", FSL_IMX6_OCRAM_SIZE,
  354. &err);
  355. if (err) {
  356. error_propagate(errp, err);
  357. return;
  358. }
  359. memory_region_add_subregion(get_system_memory(), FSL_IMX6_OCRAM_ADDR,
  360. &s->ocram);
  361. /* internal OCRAM (256 KB) is aliased over 1 MB */
  362. memory_region_init_alias(&s->ocram_alias, NULL, "imx6.ocram_alias",
  363. &s->ocram, 0, FSL_IMX6_OCRAM_ALIAS_SIZE);
  364. memory_region_add_subregion(get_system_memory(), FSL_IMX6_OCRAM_ALIAS_ADDR,
  365. &s->ocram_alias);
  366. }
  367. static void fsl_imx6_class_init(ObjectClass *oc, void *data)
  368. {
  369. DeviceClass *dc = DEVICE_CLASS(oc);
  370. dc->realize = fsl_imx6_realize;
  371. dc->desc = "i.MX6 SOC";
  372. /* Reason: Uses serial_hd() in the realize() function */
  373. dc->user_creatable = false;
  374. }
  375. static const TypeInfo fsl_imx6_type_info = {
  376. .name = TYPE_FSL_IMX6,
  377. .parent = TYPE_DEVICE,
  378. .instance_size = sizeof(FslIMX6State),
  379. .instance_init = fsl_imx6_init,
  380. .class_init = fsl_imx6_class_init,
  381. };
  382. static void fsl_imx6_register_types(void)
  383. {
  384. type_register_static(&fsl_imx6_type_info);
  385. }
  386. type_init(fsl_imx6_register_types)