piix4.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * ACPI implementation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License version 2 as published by the Free Software Foundation.
  9. *
  10. * This library is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * Lesser General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU Lesser General Public
  16. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  17. *
  18. * Contributions after 2012-01-13 are licensed under the terms of the
  19. * GNU GPL, version 2 or (at your option) any later version.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "hw/i386/pc.h"
  23. #include "hw/southbridge/piix.h"
  24. #include "hw/irq.h"
  25. #include "hw/isa/apm.h"
  26. #include "hw/i2c/pm_smbus.h"
  27. #include "hw/pci/pci.h"
  28. #include "hw/qdev-properties.h"
  29. #include "hw/acpi/acpi.h"
  30. #include "sysemu/runstate.h"
  31. #include "sysemu/sysemu.h"
  32. #include "qapi/error.h"
  33. #include "qemu/range.h"
  34. #include "exec/address-spaces.h"
  35. #include "hw/acpi/pcihp.h"
  36. #include "hw/acpi/cpu_hotplug.h"
  37. #include "hw/acpi/cpu.h"
  38. #include "hw/hotplug.h"
  39. #include "hw/mem/pc-dimm.h"
  40. #include "hw/acpi/memory_hotplug.h"
  41. #include "hw/acpi/acpi_dev_interface.h"
  42. #include "hw/xen/xen.h"
  43. #include "migration/vmstate.h"
  44. #include "hw/core/cpu.h"
  45. #include "trace.h"
  46. #define GPE_BASE 0xafe0
  47. #define GPE_LEN 4
  48. struct pci_status {
  49. uint32_t up; /* deprecated, maintained for migration compatibility */
  50. uint32_t down;
  51. };
  52. typedef struct PIIX4PMState {
  53. /*< private >*/
  54. PCIDevice parent_obj;
  55. /*< public >*/
  56. MemoryRegion io;
  57. uint32_t io_base;
  58. MemoryRegion io_gpe;
  59. ACPIREGS ar;
  60. APMState apm;
  61. PMSMBus smb;
  62. uint32_t smb_io_base;
  63. qemu_irq irq;
  64. qemu_irq smi_irq;
  65. int smm_enabled;
  66. Notifier machine_ready;
  67. Notifier powerdown_notifier;
  68. AcpiPciHpState acpi_pci_hotplug;
  69. bool use_acpi_pci_hotplug;
  70. uint8_t disable_s3;
  71. uint8_t disable_s4;
  72. uint8_t s4_val;
  73. bool cpu_hotplug_legacy;
  74. AcpiCpuHotplug gpe_cpu;
  75. CPUHotplugState cpuhp_state;
  76. MemHotplugState acpi_memory_hotplug;
  77. } PIIX4PMState;
  78. #define PIIX4_PM(obj) \
  79. OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)
  80. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  81. PCIBus *bus, PIIX4PMState *s);
  82. #define ACPI_ENABLE 0xf1
  83. #define ACPI_DISABLE 0xf0
  84. static void pm_tmr_timer(ACPIREGS *ar)
  85. {
  86. PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
  87. acpi_update_sci(&s->ar, s->irq);
  88. }
  89. static void apm_ctrl_changed(uint32_t val, void *arg)
  90. {
  91. PIIX4PMState *s = arg;
  92. PCIDevice *d = PCI_DEVICE(s);
  93. /* ACPI specs 3.0, 4.7.2.5 */
  94. acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
  95. if (val == ACPI_ENABLE || val == ACPI_DISABLE) {
  96. return;
  97. }
  98. if (d->config[0x5b] & (1 << 1)) {
  99. if (s->smi_irq) {
  100. qemu_irq_raise(s->smi_irq);
  101. }
  102. }
  103. }
  104. static void pm_io_space_update(PIIX4PMState *s)
  105. {
  106. PCIDevice *d = PCI_DEVICE(s);
  107. s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
  108. s->io_base &= 0xffc0;
  109. memory_region_transaction_begin();
  110. memory_region_set_enabled(&s->io, d->config[0x80] & 1);
  111. memory_region_set_address(&s->io, s->io_base);
  112. memory_region_transaction_commit();
  113. }
  114. static void smbus_io_space_update(PIIX4PMState *s)
  115. {
  116. PCIDevice *d = PCI_DEVICE(s);
  117. s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
  118. s->smb_io_base &= 0xffc0;
  119. memory_region_transaction_begin();
  120. memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
  121. memory_region_set_address(&s->smb.io, s->smb_io_base);
  122. memory_region_transaction_commit();
  123. }
  124. static void pm_write_config(PCIDevice *d,
  125. uint32_t address, uint32_t val, int len)
  126. {
  127. pci_default_write_config(d, address, val, len);
  128. if (range_covers_byte(address, len, 0x80) ||
  129. ranges_overlap(address, len, 0x40, 4)) {
  130. pm_io_space_update((PIIX4PMState *)d);
  131. }
  132. if (range_covers_byte(address, len, 0xd2) ||
  133. ranges_overlap(address, len, 0x90, 4)) {
  134. smbus_io_space_update((PIIX4PMState *)d);
  135. }
  136. }
  137. static int vmstate_acpi_post_load(void *opaque, int version_id)
  138. {
  139. PIIX4PMState *s = opaque;
  140. pm_io_space_update(s);
  141. smbus_io_space_update(s);
  142. return 0;
  143. }
  144. #define VMSTATE_GPE_ARRAY(_field, _state) \
  145. { \
  146. .name = (stringify(_field)), \
  147. .version_id = 0, \
  148. .info = &vmstate_info_uint16, \
  149. .size = sizeof(uint16_t), \
  150. .flags = VMS_SINGLE | VMS_POINTER, \
  151. .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
  152. }
  153. static const VMStateDescription vmstate_gpe = {
  154. .name = "gpe",
  155. .version_id = 1,
  156. .minimum_version_id = 1,
  157. .fields = (VMStateField[]) {
  158. VMSTATE_GPE_ARRAY(sts, ACPIGPE),
  159. VMSTATE_GPE_ARRAY(en, ACPIGPE),
  160. VMSTATE_END_OF_LIST()
  161. }
  162. };
  163. static const VMStateDescription vmstate_pci_status = {
  164. .name = "pci_status",
  165. .version_id = 1,
  166. .minimum_version_id = 1,
  167. .fields = (VMStateField[]) {
  168. VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
  169. VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
  170. VMSTATE_END_OF_LIST()
  171. }
  172. };
  173. static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
  174. {
  175. PIIX4PMState *s = opaque;
  176. return s->use_acpi_pci_hotplug;
  177. }
  178. static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
  179. {
  180. PIIX4PMState *s = opaque;
  181. return !s->use_acpi_pci_hotplug;
  182. }
  183. static bool vmstate_test_use_memhp(void *opaque)
  184. {
  185. PIIX4PMState *s = opaque;
  186. return s->acpi_memory_hotplug.is_enabled;
  187. }
  188. static const VMStateDescription vmstate_memhp_state = {
  189. .name = "piix4_pm/memhp",
  190. .version_id = 1,
  191. .minimum_version_id = 1,
  192. .minimum_version_id_old = 1,
  193. .needed = vmstate_test_use_memhp,
  194. .fields = (VMStateField[]) {
  195. VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState),
  196. VMSTATE_END_OF_LIST()
  197. }
  198. };
  199. static bool vmstate_test_use_cpuhp(void *opaque)
  200. {
  201. PIIX4PMState *s = opaque;
  202. return !s->cpu_hotplug_legacy;
  203. }
  204. static int vmstate_cpuhp_pre_load(void *opaque)
  205. {
  206. Object *obj = OBJECT(opaque);
  207. object_property_set_bool(obj, false, "cpu-hotplug-legacy", &error_abort);
  208. return 0;
  209. }
  210. static const VMStateDescription vmstate_cpuhp_state = {
  211. .name = "piix4_pm/cpuhp",
  212. .version_id = 1,
  213. .minimum_version_id = 1,
  214. .minimum_version_id_old = 1,
  215. .needed = vmstate_test_use_cpuhp,
  216. .pre_load = vmstate_cpuhp_pre_load,
  217. .fields = (VMStateField[]) {
  218. VMSTATE_CPU_HOTPLUG(cpuhp_state, PIIX4PMState),
  219. VMSTATE_END_OF_LIST()
  220. }
  221. };
  222. static bool piix4_vmstate_need_smbus(void *opaque, int version_id)
  223. {
  224. return pm_smbus_vmstate_needed();
  225. }
  226. /* qemu-kvm 1.2 uses version 3 but advertised as 2
  227. * To support incoming qemu-kvm 1.2 migration, change version_id
  228. * and minimum_version_id to 2 below (which breaks migration from
  229. * qemu 1.2).
  230. *
  231. */
  232. static const VMStateDescription vmstate_acpi = {
  233. .name = "piix4_pm",
  234. .version_id = 3,
  235. .minimum_version_id = 3,
  236. .post_load = vmstate_acpi_post_load,
  237. .fields = (VMStateField[]) {
  238. VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
  239. VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
  240. VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
  241. VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
  242. VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
  243. VMSTATE_STRUCT_TEST(smb, PIIX4PMState, piix4_vmstate_need_smbus, 3,
  244. pmsmb_vmstate, PMSMBus),
  245. VMSTATE_TIMER_PTR(ar.tmr.timer, PIIX4PMState),
  246. VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
  247. VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
  248. VMSTATE_STRUCT_TEST(
  249. acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
  250. PIIX4PMState,
  251. vmstate_test_no_use_acpi_pci_hotplug,
  252. 2, vmstate_pci_status,
  253. struct AcpiPciHpPciStatus),
  254. VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
  255. vmstate_test_use_acpi_pci_hotplug),
  256. VMSTATE_END_OF_LIST()
  257. },
  258. .subsections = (const VMStateDescription*[]) {
  259. &vmstate_memhp_state,
  260. &vmstate_cpuhp_state,
  261. NULL
  262. }
  263. };
  264. static void piix4_pm_reset(DeviceState *dev)
  265. {
  266. PIIX4PMState *s = PIIX4_PM(dev);
  267. PCIDevice *d = PCI_DEVICE(s);
  268. uint8_t *pci_conf = d->config;
  269. pci_conf[0x58] = 0;
  270. pci_conf[0x59] = 0;
  271. pci_conf[0x5a] = 0;
  272. pci_conf[0x5b] = 0;
  273. pci_conf[0x40] = 0x01; /* PM io base read only bit */
  274. pci_conf[0x80] = 0;
  275. if (!s->smm_enabled) {
  276. /* Mark SMM as already inited (until KVM supports SMM). */
  277. pci_conf[0x5B] = 0x02;
  278. }
  279. pm_io_space_update(s);
  280. acpi_pcihp_reset(&s->acpi_pci_hotplug);
  281. }
  282. static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
  283. {
  284. PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
  285. assert(s != NULL);
  286. acpi_pm1_evt_power_down(&s->ar);
  287. }
  288. static void piix4_device_pre_plug_cb(HotplugHandler *hotplug_dev,
  289. DeviceState *dev, Error **errp)
  290. {
  291. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  292. if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  293. acpi_pcihp_device_pre_plug_cb(hotplug_dev, dev, errp);
  294. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  295. if (!s->acpi_memory_hotplug.is_enabled) {
  296. error_setg(errp,
  297. "memory hotplug is not enabled: %s.memory-hotplug-support "
  298. "is not set", object_get_typename(OBJECT(s)));
  299. }
  300. } else if (
  301. !object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  302. error_setg(errp, "acpi: device pre plug request for not supported"
  303. " device type: %s", object_get_typename(OBJECT(dev)));
  304. }
  305. }
  306. static void piix4_device_plug_cb(HotplugHandler *hotplug_dev,
  307. DeviceState *dev, Error **errp)
  308. {
  309. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  310. if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  311. if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
  312. nvdimm_acpi_plug_cb(hotplug_dev, dev);
  313. } else {
  314. acpi_memory_plug_cb(hotplug_dev, &s->acpi_memory_hotplug,
  315. dev, errp);
  316. }
  317. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  318. acpi_pcihp_device_plug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev, errp);
  319. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  320. if (s->cpu_hotplug_legacy) {
  321. legacy_acpi_cpu_plug_cb(hotplug_dev, &s->gpe_cpu, dev, errp);
  322. } else {
  323. acpi_cpu_plug_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  324. }
  325. } else {
  326. g_assert_not_reached();
  327. }
  328. }
  329. static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev,
  330. DeviceState *dev, Error **errp)
  331. {
  332. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  333. if (s->acpi_memory_hotplug.is_enabled &&
  334. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  335. acpi_memory_unplug_request_cb(hotplug_dev, &s->acpi_memory_hotplug,
  336. dev, errp);
  337. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  338. acpi_pcihp_device_unplug_request_cb(hotplug_dev, &s->acpi_pci_hotplug,
  339. dev, errp);
  340. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  341. !s->cpu_hotplug_legacy) {
  342. acpi_cpu_unplug_request_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  343. } else {
  344. error_setg(errp, "acpi: device unplug request for not supported device"
  345. " type: %s", object_get_typename(OBJECT(dev)));
  346. }
  347. }
  348. static void piix4_device_unplug_cb(HotplugHandler *hotplug_dev,
  349. DeviceState *dev, Error **errp)
  350. {
  351. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  352. if (s->acpi_memory_hotplug.is_enabled &&
  353. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  354. acpi_memory_unplug_cb(&s->acpi_memory_hotplug, dev, errp);
  355. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  356. acpi_pcihp_device_unplug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev,
  357. errp);
  358. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  359. !s->cpu_hotplug_legacy) {
  360. acpi_cpu_unplug_cb(&s->cpuhp_state, dev, errp);
  361. } else {
  362. error_setg(errp, "acpi: device unplug for not supported device"
  363. " type: %s", object_get_typename(OBJECT(dev)));
  364. }
  365. }
  366. static void piix4_pm_machine_ready(Notifier *n, void *opaque)
  367. {
  368. PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
  369. PCIDevice *d = PCI_DEVICE(s);
  370. MemoryRegion *io_as = pci_address_space_io(d);
  371. uint8_t *pci_conf;
  372. pci_conf = d->config;
  373. pci_conf[0x5f] = 0x10 |
  374. (memory_region_present(io_as, 0x378) ? 0x80 : 0);
  375. pci_conf[0x63] = 0x60;
  376. pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
  377. (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
  378. }
  379. static void piix4_pm_add_propeties(PIIX4PMState *s)
  380. {
  381. static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
  382. static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
  383. static const uint32_t gpe0_blk = GPE_BASE;
  384. static const uint32_t gpe0_blk_len = GPE_LEN;
  385. static const uint16_t sci_int = 9;
  386. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
  387. &acpi_enable_cmd, NULL);
  388. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
  389. &acpi_disable_cmd, NULL);
  390. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
  391. &gpe0_blk, NULL);
  392. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
  393. &gpe0_blk_len, NULL);
  394. object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
  395. &sci_int, NULL);
  396. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
  397. &s->io_base, NULL);
  398. }
  399. static void piix4_pm_realize(PCIDevice *dev, Error **errp)
  400. {
  401. PIIX4PMState *s = PIIX4_PM(dev);
  402. uint8_t *pci_conf;
  403. pci_conf = dev->config;
  404. pci_conf[0x06] = 0x80;
  405. pci_conf[0x07] = 0x02;
  406. pci_conf[0x09] = 0x00;
  407. pci_conf[0x3d] = 0x01; // interrupt pin 1
  408. /* APM */
  409. apm_init(dev, &s->apm, apm_ctrl_changed, s);
  410. if (!s->smm_enabled) {
  411. /* Mark SMM as already inited to prevent SMM from running. KVM does not
  412. * support SMM mode. */
  413. pci_conf[0x5B] = 0x02;
  414. }
  415. /* XXX: which specification is used ? The i82731AB has different
  416. mappings */
  417. pci_conf[0x90] = s->smb_io_base | 1;
  418. pci_conf[0x91] = s->smb_io_base >> 8;
  419. pci_conf[0xd2] = 0x09;
  420. pm_smbus_init(DEVICE(dev), &s->smb, true);
  421. memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
  422. memory_region_add_subregion(pci_address_space_io(dev),
  423. s->smb_io_base, &s->smb.io);
  424. memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
  425. memory_region_set_enabled(&s->io, false);
  426. memory_region_add_subregion(pci_address_space_io(dev),
  427. 0, &s->io);
  428. acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
  429. acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
  430. acpi_pm1_cnt_init(&s->ar, &s->io, s->disable_s3, s->disable_s4, s->s4_val);
  431. acpi_gpe_init(&s->ar, GPE_LEN);
  432. s->powerdown_notifier.notify = piix4_pm_powerdown_req;
  433. qemu_register_powerdown_notifier(&s->powerdown_notifier);
  434. s->machine_ready.notify = piix4_pm_machine_ready;
  435. qemu_add_machine_init_done_notifier(&s->machine_ready);
  436. piix4_acpi_system_hot_add_init(pci_address_space_io(dev),
  437. pci_get_bus(dev), s);
  438. qbus_set_hotplug_handler(BUS(pci_get_bus(dev)), OBJECT(s), &error_abort);
  439. piix4_pm_add_propeties(s);
  440. }
  441. I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
  442. qemu_irq sci_irq, qemu_irq smi_irq,
  443. int smm_enabled, DeviceState **piix4_pm)
  444. {
  445. DeviceState *dev;
  446. PIIX4PMState *s;
  447. dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
  448. qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
  449. if (piix4_pm) {
  450. *piix4_pm = dev;
  451. }
  452. s = PIIX4_PM(dev);
  453. s->irq = sci_irq;
  454. s->smi_irq = smi_irq;
  455. s->smm_enabled = smm_enabled;
  456. if (xen_enabled()) {
  457. s->use_acpi_pci_hotplug = false;
  458. }
  459. qdev_init_nofail(dev);
  460. return s->smb.smbus;
  461. }
  462. static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
  463. {
  464. PIIX4PMState *s = opaque;
  465. uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
  466. trace_piix4_gpe_readb(addr, width, val);
  467. return val;
  468. }
  469. static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
  470. unsigned width)
  471. {
  472. PIIX4PMState *s = opaque;
  473. trace_piix4_gpe_writeb(addr, width, val);
  474. acpi_gpe_ioport_writeb(&s->ar, addr, val);
  475. acpi_update_sci(&s->ar, s->irq);
  476. }
  477. static const MemoryRegionOps piix4_gpe_ops = {
  478. .read = gpe_readb,
  479. .write = gpe_writeb,
  480. .valid.min_access_size = 1,
  481. .valid.max_access_size = 4,
  482. .impl.min_access_size = 1,
  483. .impl.max_access_size = 1,
  484. .endianness = DEVICE_LITTLE_ENDIAN,
  485. };
  486. static bool piix4_get_cpu_hotplug_legacy(Object *obj, Error **errp)
  487. {
  488. PIIX4PMState *s = PIIX4_PM(obj);
  489. return s->cpu_hotplug_legacy;
  490. }
  491. static void piix4_set_cpu_hotplug_legacy(Object *obj, bool value, Error **errp)
  492. {
  493. PIIX4PMState *s = PIIX4_PM(obj);
  494. assert(!value);
  495. if (s->cpu_hotplug_legacy && value == false) {
  496. acpi_switch_to_modern_cphp(&s->gpe_cpu, &s->cpuhp_state,
  497. PIIX4_CPU_HOTPLUG_IO_BASE);
  498. }
  499. s->cpu_hotplug_legacy = value;
  500. }
  501. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  502. PCIBus *bus, PIIX4PMState *s)
  503. {
  504. memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
  505. "acpi-gpe0", GPE_LEN);
  506. memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
  507. acpi_pcihp_init(OBJECT(s), &s->acpi_pci_hotplug, bus, parent,
  508. s->use_acpi_pci_hotplug);
  509. s->cpu_hotplug_legacy = true;
  510. object_property_add_bool(OBJECT(s), "cpu-hotplug-legacy",
  511. piix4_get_cpu_hotplug_legacy,
  512. piix4_set_cpu_hotplug_legacy,
  513. NULL);
  514. legacy_acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu,
  515. PIIX4_CPU_HOTPLUG_IO_BASE);
  516. if (s->acpi_memory_hotplug.is_enabled) {
  517. acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug,
  518. ACPI_MEMORY_HOTPLUG_BASE);
  519. }
  520. }
  521. static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
  522. {
  523. PIIX4PMState *s = PIIX4_PM(adev);
  524. acpi_memory_ospm_status(&s->acpi_memory_hotplug, list);
  525. if (!s->cpu_hotplug_legacy) {
  526. acpi_cpu_ospm_status(&s->cpuhp_state, list);
  527. }
  528. }
  529. static void piix4_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
  530. {
  531. PIIX4PMState *s = PIIX4_PM(adev);
  532. acpi_send_gpe_event(&s->ar, s->irq, ev);
  533. }
  534. static Property piix4_pm_properties[] = {
  535. DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
  536. DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
  537. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
  538. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
  539. DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
  540. use_acpi_pci_hotplug, true),
  541. DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState,
  542. acpi_memory_hotplug.is_enabled, true),
  543. DEFINE_PROP_END_OF_LIST(),
  544. };
  545. static void piix4_pm_class_init(ObjectClass *klass, void *data)
  546. {
  547. DeviceClass *dc = DEVICE_CLASS(klass);
  548. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  549. HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
  550. AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
  551. k->realize = piix4_pm_realize;
  552. k->config_write = pm_write_config;
  553. k->vendor_id = PCI_VENDOR_ID_INTEL;
  554. k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
  555. k->revision = 0x03;
  556. k->class_id = PCI_CLASS_BRIDGE_OTHER;
  557. dc->reset = piix4_pm_reset;
  558. dc->desc = "PM";
  559. dc->vmsd = &vmstate_acpi;
  560. dc->props = piix4_pm_properties;
  561. /*
  562. * Reason: part of PIIX4 southbridge, needs to be wired up,
  563. * e.g. by mips_malta_init()
  564. */
  565. dc->user_creatable = false;
  566. dc->hotpluggable = false;
  567. hc->pre_plug = piix4_device_pre_plug_cb;
  568. hc->plug = piix4_device_plug_cb;
  569. hc->unplug_request = piix4_device_unplug_request_cb;
  570. hc->unplug = piix4_device_unplug_cb;
  571. adevc->ospm_status = piix4_ospm_status;
  572. adevc->send_event = piix4_send_gpe;
  573. adevc->madt_cpu = pc_madt_cpu_entry;
  574. }
  575. static const TypeInfo piix4_pm_info = {
  576. .name = TYPE_PIIX4_PM,
  577. .parent = TYPE_PCI_DEVICE,
  578. .instance_size = sizeof(PIIX4PMState),
  579. .class_init = piix4_pm_class_init,
  580. .interfaces = (InterfaceInfo[]) {
  581. { TYPE_HOTPLUG_HANDLER },
  582. { TYPE_ACPI_DEVICE_IF },
  583. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  584. { }
  585. }
  586. };
  587. static void piix4_pm_register_types(void)
  588. {
  589. type_register_static(&piix4_pm_info);
  590. }
  591. type_init(piix4_pm_register_types)