grlib_irqmp.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * QEMU GRLIB IRQMP Emulator
  3. *
  4. * (Multiprocessor and extended interrupt not supported)
  5. *
  6. * SPDX-License-Identifier: MIT
  7. *
  8. * Copyright (c) 2010-2024 AdaCore
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a copy
  11. * of this software and associated documentation files (the "Software"), to deal
  12. * in the Software without restriction, including without limitation the rights
  13. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  14. * copies of the Software, and to permit persons to whom the Software is
  15. * furnished to do so, subject to the following conditions:
  16. *
  17. * The above copyright notice and this permission notice shall be included in
  18. * all copies or substantial portions of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  24. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  25. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  26. * THE SOFTWARE.
  27. */
  28. #include "qemu/osdep.h"
  29. #include "hw/irq.h"
  30. #include "hw/sysbus.h"
  31. #include "hw/qdev-properties.h"
  32. #include "hw/intc/grlib_irqmp.h"
  33. #include "trace.h"
  34. #include "qapi/error.h"
  35. #include "qemu/module.h"
  36. #include "qom/object.h"
  37. #define IRQMP_MAX_CPU 16
  38. #define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
  39. /* Memory mapped register offsets */
  40. #define LEVEL_OFFSET 0x00
  41. #define PENDING_OFFSET 0x04
  42. #define FORCE0_OFFSET 0x08
  43. #define CLEAR_OFFSET 0x0C
  44. #define MP_STATUS_OFFSET 0x10
  45. #define BROADCAST_OFFSET 0x14
  46. #define MASK_OFFSET 0x40
  47. #define FORCE_OFFSET 0x80
  48. #define EXTENDED_OFFSET 0xC0
  49. #define MAX_PILS 16
  50. OBJECT_DECLARE_SIMPLE_TYPE(IRQMP, GRLIB_IRQMP)
  51. typedef struct IRQMPState IRQMPState;
  52. struct IRQMP {
  53. SysBusDevice parent_obj;
  54. MemoryRegion iomem;
  55. IRQMPState *state;
  56. qemu_irq irq;
  57. };
  58. struct IRQMPState {
  59. uint32_t level;
  60. uint32_t pending;
  61. uint32_t clear;
  62. uint32_t broadcast;
  63. uint32_t mask[IRQMP_MAX_CPU];
  64. uint32_t force[IRQMP_MAX_CPU];
  65. uint32_t extended[IRQMP_MAX_CPU];
  66. IRQMP *parent;
  67. };
  68. static void grlib_irqmp_check_irqs(IRQMPState *state)
  69. {
  70. uint32_t pend = 0;
  71. uint32_t level0 = 0;
  72. uint32_t level1 = 0;
  73. assert(state != NULL);
  74. assert(state->parent != NULL);
  75. /* IRQ for CPU 0 (no SMP support) */
  76. pend = (state->pending | state->force[0])
  77. & state->mask[0];
  78. level0 = pend & ~state->level;
  79. level1 = pend & state->level;
  80. trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
  81. state->mask[0], level1, level0);
  82. /* Trigger level1 interrupt first and level0 if there is no level1 */
  83. qemu_set_irq(state->parent->irq, level1 ?: level0);
  84. }
  85. static void grlib_irqmp_ack_mask(IRQMPState *state, uint32_t mask)
  86. {
  87. /* Clear registers */
  88. state->pending &= ~mask;
  89. state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
  90. grlib_irqmp_check_irqs(state);
  91. }
  92. void grlib_irqmp_ack(DeviceState *dev, int intno)
  93. {
  94. IRQMP *irqmp = GRLIB_IRQMP(dev);
  95. IRQMPState *state;
  96. uint32_t mask;
  97. state = irqmp->state;
  98. assert(state != NULL);
  99. intno &= 15;
  100. mask = 1 << intno;
  101. trace_grlib_irqmp_ack(intno);
  102. grlib_irqmp_ack_mask(state, mask);
  103. }
  104. static void grlib_irqmp_set_irq(void *opaque, int irq, int level)
  105. {
  106. IRQMP *irqmp = GRLIB_IRQMP(opaque);
  107. IRQMPState *s;
  108. int i = 0;
  109. s = irqmp->state;
  110. assert(s != NULL);
  111. assert(s->parent != NULL);
  112. if (level) {
  113. trace_grlib_irqmp_set_irq(irq);
  114. if (s->broadcast & 1 << irq) {
  115. /* Broadcasted IRQ */
  116. for (i = 0; i < IRQMP_MAX_CPU; i++) {
  117. s->force[i] |= 1 << irq;
  118. }
  119. } else {
  120. s->pending |= 1 << irq;
  121. }
  122. grlib_irqmp_check_irqs(s);
  123. }
  124. }
  125. static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr,
  126. unsigned size)
  127. {
  128. IRQMP *irqmp = opaque;
  129. IRQMPState *state;
  130. assert(irqmp != NULL);
  131. state = irqmp->state;
  132. assert(state != NULL);
  133. addr &= 0xff;
  134. /* global registers */
  135. switch (addr) {
  136. case LEVEL_OFFSET:
  137. return state->level;
  138. case PENDING_OFFSET:
  139. return state->pending;
  140. case FORCE0_OFFSET:
  141. /* This register is an "alias" for the force register of CPU 0 */
  142. return state->force[0];
  143. case CLEAR_OFFSET:
  144. case MP_STATUS_OFFSET:
  145. /* Always read as 0 */
  146. return 0;
  147. case BROADCAST_OFFSET:
  148. return state->broadcast;
  149. default:
  150. break;
  151. }
  152. /* mask registers */
  153. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  154. int cpu = (addr - MASK_OFFSET) / 4;
  155. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  156. return state->mask[cpu];
  157. }
  158. /* force registers */
  159. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  160. int cpu = (addr - FORCE_OFFSET) / 4;
  161. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  162. return state->force[cpu];
  163. }
  164. /* extended (not supported) */
  165. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  166. int cpu = (addr - EXTENDED_OFFSET) / 4;
  167. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  168. return state->extended[cpu];
  169. }
  170. trace_grlib_irqmp_readl_unknown(addr);
  171. return 0;
  172. }
  173. static void grlib_irqmp_write(void *opaque, hwaddr addr,
  174. uint64_t value, unsigned size)
  175. {
  176. IRQMP *irqmp = opaque;
  177. IRQMPState *state;
  178. assert(irqmp != NULL);
  179. state = irqmp->state;
  180. assert(state != NULL);
  181. addr &= 0xff;
  182. /* global registers */
  183. switch (addr) {
  184. case LEVEL_OFFSET:
  185. value &= 0xFFFF << 1; /* clean up the value */
  186. state->level = value;
  187. return;
  188. case PENDING_OFFSET:
  189. /* Read Only */
  190. return;
  191. case FORCE0_OFFSET:
  192. /* This register is an "alias" for the force register of CPU 0 */
  193. value &= 0xFFFE; /* clean up the value */
  194. state->force[0] = value;
  195. grlib_irqmp_check_irqs(irqmp->state);
  196. return;
  197. case CLEAR_OFFSET:
  198. value &= ~1; /* clean up the value */
  199. grlib_irqmp_ack_mask(state, value);
  200. return;
  201. case MP_STATUS_OFFSET:
  202. /* Read Only (no SMP support) */
  203. return;
  204. case BROADCAST_OFFSET:
  205. value &= 0xFFFE; /* clean up the value */
  206. state->broadcast = value;
  207. return;
  208. default:
  209. break;
  210. }
  211. /* mask registers */
  212. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  213. int cpu = (addr - MASK_OFFSET) / 4;
  214. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  215. value &= ~1; /* clean up the value */
  216. state->mask[cpu] = value;
  217. grlib_irqmp_check_irqs(irqmp->state);
  218. return;
  219. }
  220. /* force registers */
  221. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  222. int cpu = (addr - FORCE_OFFSET) / 4;
  223. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  224. uint32_t force = value & 0xFFFE;
  225. uint32_t clear = (value >> 16) & 0xFFFE;
  226. uint32_t old = state->force[cpu];
  227. state->force[cpu] = (old | force) & ~clear;
  228. grlib_irqmp_check_irqs(irqmp->state);
  229. return;
  230. }
  231. /* extended (not supported) */
  232. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  233. int cpu = (addr - EXTENDED_OFFSET) / 4;
  234. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  235. value &= 0xF; /* clean up the value */
  236. state->extended[cpu] = value;
  237. return;
  238. }
  239. trace_grlib_irqmp_writel_unknown(addr, value);
  240. }
  241. static const MemoryRegionOps grlib_irqmp_ops = {
  242. .read = grlib_irqmp_read,
  243. .write = grlib_irqmp_write,
  244. .endianness = DEVICE_NATIVE_ENDIAN,
  245. .valid = {
  246. .min_access_size = 4,
  247. .max_access_size = 4,
  248. },
  249. };
  250. static void grlib_irqmp_reset(DeviceState *d)
  251. {
  252. IRQMP *irqmp = GRLIB_IRQMP(d);
  253. assert(irqmp->state != NULL);
  254. memset(irqmp->state, 0, sizeof *irqmp->state);
  255. irqmp->state->parent = irqmp;
  256. }
  257. static void grlib_irqmp_init(Object *obj)
  258. {
  259. IRQMP *irqmp = GRLIB_IRQMP(obj);
  260. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  261. qdev_init_gpio_in(DEVICE(obj), grlib_irqmp_set_irq, MAX_PILS);
  262. qdev_init_gpio_out_named(DEVICE(obj), &irqmp->irq, "grlib-irq", 1);
  263. memory_region_init_io(&irqmp->iomem, obj, &grlib_irqmp_ops, irqmp,
  264. "irqmp", IRQMP_REG_SIZE);
  265. irqmp->state = g_malloc0(sizeof *irqmp->state);
  266. sysbus_init_mmio(dev, &irqmp->iomem);
  267. }
  268. static void grlib_irqmp_class_init(ObjectClass *klass, void *data)
  269. {
  270. DeviceClass *dc = DEVICE_CLASS(klass);
  271. dc->reset = grlib_irqmp_reset;
  272. }
  273. static const TypeInfo grlib_irqmp_info = {
  274. .name = TYPE_GRLIB_IRQMP,
  275. .parent = TYPE_SYS_BUS_DEVICE,
  276. .instance_size = sizeof(IRQMP),
  277. .instance_init = grlib_irqmp_init,
  278. .class_init = grlib_irqmp_class_init,
  279. };
  280. static void grlib_irqmp_register_types(void)
  281. {
  282. type_register_static(&grlib_irqmp_info);
  283. }
  284. type_init(grlib_irqmp_register_types)