esp-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * QEMU ESP/NCR53C9x emulation
  3. *
  4. * Copyright (c) 2005-2006 Fabrice Bellard
  5. * Copyright (c) 2012 Herve Poussineau
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "hw/pci/pci_device.h"
  27. #include "hw/irq.h"
  28. #include "hw/nvram/eeprom93xx.h"
  29. #include "hw/scsi/esp.h"
  30. #include "migration/vmstate.h"
  31. #include "trace.h"
  32. #include "qapi/error.h"
  33. #include "qemu/log.h"
  34. #include "qemu/module.h"
  35. #include "qom/object.h"
  36. #define TYPE_AM53C974_DEVICE "am53c974"
  37. typedef struct PCIESPState PCIESPState;
  38. DECLARE_INSTANCE_CHECKER(PCIESPState, PCI_ESP,
  39. TYPE_AM53C974_DEVICE)
  40. #define DMA_CMD 0x0
  41. #define DMA_STC 0x1
  42. #define DMA_SPA 0x2
  43. #define DMA_WBC 0x3
  44. #define DMA_WAC 0x4
  45. #define DMA_STAT 0x5
  46. #define DMA_SMDLA 0x6
  47. #define DMA_WMAC 0x7
  48. #define DMA_CMD_MASK 0x03
  49. #define DMA_CMD_DIAG 0x04
  50. #define DMA_CMD_MDL 0x10
  51. #define DMA_CMD_INTE_P 0x20
  52. #define DMA_CMD_INTE_D 0x40
  53. #define DMA_CMD_DIR 0x80
  54. #define DMA_STAT_PWDN 0x01
  55. #define DMA_STAT_ERROR 0x02
  56. #define DMA_STAT_ABORT 0x04
  57. #define DMA_STAT_DONE 0x08
  58. #define DMA_STAT_SCSIINT 0x10
  59. #define DMA_STAT_BCMBLT 0x20
  60. #define SBAC_STATUS (1 << 24)
  61. struct PCIESPState {
  62. /*< private >*/
  63. PCIDevice parent_obj;
  64. /*< public >*/
  65. MemoryRegion io;
  66. uint32_t dma_regs[8];
  67. uint32_t sbac;
  68. ESPState esp;
  69. };
  70. static void esp_pci_handle_idle(PCIESPState *pci, uint32_t val)
  71. {
  72. ESPState *s = ESP(&pci->esp);
  73. trace_esp_pci_dma_idle(val);
  74. esp_dma_enable(s, 0, 0);
  75. }
  76. static void esp_pci_handle_blast(PCIESPState *pci, uint32_t val)
  77. {
  78. trace_esp_pci_dma_blast(val);
  79. qemu_log_mask(LOG_UNIMP, "am53c974: cmd BLAST not implemented\n");
  80. }
  81. static void esp_pci_handle_abort(PCIESPState *pci, uint32_t val)
  82. {
  83. ESPState *s = ESP(&pci->esp);
  84. trace_esp_pci_dma_abort(val);
  85. if (s->current_req) {
  86. scsi_req_cancel(s->current_req);
  87. }
  88. }
  89. static void esp_pci_handle_start(PCIESPState *pci, uint32_t val)
  90. {
  91. ESPState *s = ESP(&pci->esp);
  92. trace_esp_pci_dma_start(val);
  93. pci->dma_regs[DMA_WBC] = pci->dma_regs[DMA_STC];
  94. pci->dma_regs[DMA_WAC] = pci->dma_regs[DMA_SPA];
  95. pci->dma_regs[DMA_WMAC] = pci->dma_regs[DMA_SMDLA];
  96. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_BCMBLT | DMA_STAT_SCSIINT
  97. | DMA_STAT_DONE | DMA_STAT_ABORT
  98. | DMA_STAT_ERROR | DMA_STAT_PWDN);
  99. esp_dma_enable(s, 0, 1);
  100. }
  101. static void esp_pci_dma_write(PCIESPState *pci, uint32_t saddr, uint32_t val)
  102. {
  103. trace_esp_pci_dma_write(saddr, pci->dma_regs[saddr], val);
  104. switch (saddr) {
  105. case DMA_CMD:
  106. pci->dma_regs[saddr] = val;
  107. switch (val & DMA_CMD_MASK) {
  108. case 0x0: /* IDLE */
  109. esp_pci_handle_idle(pci, val);
  110. break;
  111. case 0x1: /* BLAST */
  112. esp_pci_handle_blast(pci, val);
  113. break;
  114. case 0x2: /* ABORT */
  115. esp_pci_handle_abort(pci, val);
  116. break;
  117. case 0x3: /* START */
  118. esp_pci_handle_start(pci, val);
  119. break;
  120. default: /* can't happen */
  121. abort();
  122. }
  123. break;
  124. case DMA_STC:
  125. case DMA_SPA:
  126. case DMA_SMDLA:
  127. pci->dma_regs[saddr] = val;
  128. break;
  129. case DMA_STAT:
  130. if (pci->sbac & SBAC_STATUS) {
  131. /* clear some bits on write */
  132. uint32_t mask = DMA_STAT_ERROR | DMA_STAT_ABORT | DMA_STAT_DONE;
  133. pci->dma_regs[DMA_STAT] &= ~(val & mask);
  134. }
  135. break;
  136. default:
  137. trace_esp_pci_error_invalid_write_dma(val, saddr);
  138. return;
  139. }
  140. }
  141. static uint32_t esp_pci_dma_read(PCIESPState *pci, uint32_t saddr)
  142. {
  143. ESPState *s = ESP(&pci->esp);
  144. uint32_t val;
  145. val = pci->dma_regs[saddr];
  146. if (saddr == DMA_STAT) {
  147. if (s->rregs[ESP_RSTAT] & STAT_INT) {
  148. val |= DMA_STAT_SCSIINT;
  149. }
  150. if (!(pci->sbac & SBAC_STATUS)) {
  151. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_ERROR | DMA_STAT_ABORT |
  152. DMA_STAT_DONE);
  153. }
  154. }
  155. trace_esp_pci_dma_read(saddr, val);
  156. return val;
  157. }
  158. static void esp_pci_io_write(void *opaque, hwaddr addr,
  159. uint64_t val, unsigned int size)
  160. {
  161. PCIESPState *pci = opaque;
  162. ESPState *s = ESP(&pci->esp);
  163. if (size < 4 || addr & 3) {
  164. /* need to upgrade request: we only support 4-bytes accesses */
  165. uint32_t current = 0, mask;
  166. int shift;
  167. if (addr < 0x40) {
  168. current = s->wregs[addr >> 2];
  169. } else if (addr < 0x60) {
  170. current = pci->dma_regs[(addr - 0x40) >> 2];
  171. } else if (addr < 0x74) {
  172. current = pci->sbac;
  173. }
  174. shift = (4 - size) * 8;
  175. mask = (~(uint32_t)0 << shift) >> shift;
  176. shift = ((4 - (addr & 3)) & 3) * 8;
  177. val <<= shift;
  178. val |= current & ~(mask << shift);
  179. addr &= ~3;
  180. size = 4;
  181. }
  182. g_assert(size >= 4);
  183. if (addr < 0x40) {
  184. /* SCSI core reg */
  185. esp_reg_write(s, addr >> 2, val);
  186. } else if (addr < 0x60) {
  187. /* PCI DMA CCB */
  188. esp_pci_dma_write(pci, (addr - 0x40) >> 2, val);
  189. } else if (addr == 0x70) {
  190. /* DMA SCSI Bus and control */
  191. trace_esp_pci_sbac_write(pci->sbac, val);
  192. pci->sbac = val;
  193. } else {
  194. trace_esp_pci_error_invalid_write((int)addr);
  195. }
  196. }
  197. static uint64_t esp_pci_io_read(void *opaque, hwaddr addr,
  198. unsigned int size)
  199. {
  200. PCIESPState *pci = opaque;
  201. ESPState *s = ESP(&pci->esp);
  202. uint32_t ret;
  203. if (addr < 0x40) {
  204. /* SCSI core reg */
  205. ret = esp_reg_read(s, addr >> 2);
  206. } else if (addr < 0x60) {
  207. /* PCI DMA CCB */
  208. ret = esp_pci_dma_read(pci, (addr - 0x40) >> 2);
  209. } else if (addr == 0x70) {
  210. /* DMA SCSI Bus and control */
  211. trace_esp_pci_sbac_read(pci->sbac);
  212. ret = pci->sbac;
  213. } else {
  214. /* Invalid region */
  215. trace_esp_pci_error_invalid_read((int)addr);
  216. ret = 0;
  217. }
  218. /* give only requested data */
  219. ret >>= (addr & 3) * 8;
  220. ret &= ~(~(uint64_t)0 << (8 * size));
  221. return ret;
  222. }
  223. static void esp_pci_dma_memory_rw(PCIESPState *pci, uint8_t *buf, int len,
  224. DMADirection dir)
  225. {
  226. dma_addr_t addr;
  227. DMADirection expected_dir;
  228. if (pci->dma_regs[DMA_CMD] & DMA_CMD_DIR) {
  229. expected_dir = DMA_DIRECTION_FROM_DEVICE;
  230. } else {
  231. expected_dir = DMA_DIRECTION_TO_DEVICE;
  232. }
  233. if (dir != expected_dir) {
  234. trace_esp_pci_error_invalid_dma_direction();
  235. return;
  236. }
  237. if (pci->dma_regs[DMA_STAT] & DMA_CMD_MDL) {
  238. qemu_log_mask(LOG_UNIMP, "am53c974: MDL transfer not implemented\n");
  239. }
  240. addr = pci->dma_regs[DMA_SPA];
  241. if (pci->dma_regs[DMA_WBC] < len) {
  242. len = pci->dma_regs[DMA_WBC];
  243. }
  244. pci_dma_rw(PCI_DEVICE(pci), addr, buf, len, dir, MEMTXATTRS_UNSPECIFIED);
  245. /* update status registers */
  246. pci->dma_regs[DMA_WBC] -= len;
  247. pci->dma_regs[DMA_WAC] += len;
  248. if (pci->dma_regs[DMA_WBC] == 0) {
  249. pci->dma_regs[DMA_STAT] |= DMA_STAT_DONE;
  250. }
  251. }
  252. static void esp_pci_dma_memory_read(void *opaque, uint8_t *buf, int len)
  253. {
  254. PCIESPState *pci = opaque;
  255. esp_pci_dma_memory_rw(pci, buf, len, DMA_DIRECTION_TO_DEVICE);
  256. }
  257. static void esp_pci_dma_memory_write(void *opaque, uint8_t *buf, int len)
  258. {
  259. PCIESPState *pci = opaque;
  260. esp_pci_dma_memory_rw(pci, buf, len, DMA_DIRECTION_FROM_DEVICE);
  261. }
  262. static const MemoryRegionOps esp_pci_io_ops = {
  263. .read = esp_pci_io_read,
  264. .write = esp_pci_io_write,
  265. .endianness = DEVICE_LITTLE_ENDIAN,
  266. .impl = {
  267. .min_access_size = 1,
  268. .max_access_size = 4,
  269. },
  270. };
  271. static void esp_pci_hard_reset(DeviceState *dev)
  272. {
  273. PCIESPState *pci = PCI_ESP(dev);
  274. ESPState *s = ESP(&pci->esp);
  275. esp_hard_reset(s);
  276. pci->dma_regs[DMA_CMD] &= ~(DMA_CMD_DIR | DMA_CMD_INTE_D | DMA_CMD_INTE_P
  277. | DMA_CMD_MDL | DMA_CMD_DIAG | DMA_CMD_MASK);
  278. pci->dma_regs[DMA_WBC] &= ~0xffff;
  279. pci->dma_regs[DMA_WAC] = 0xffffffff;
  280. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_BCMBLT | DMA_STAT_SCSIINT
  281. | DMA_STAT_DONE | DMA_STAT_ABORT
  282. | DMA_STAT_ERROR);
  283. pci->dma_regs[DMA_WMAC] = 0xfffffffd;
  284. }
  285. static const VMStateDescription vmstate_esp_pci_scsi = {
  286. .name = "pciespscsi",
  287. .version_id = 2,
  288. .minimum_version_id = 1,
  289. .pre_save = esp_pre_save,
  290. .fields = (VMStateField[]) {
  291. VMSTATE_PCI_DEVICE(parent_obj, PCIESPState),
  292. VMSTATE_BUFFER_UNSAFE(dma_regs, PCIESPState, 0, 8 * sizeof(uint32_t)),
  293. VMSTATE_UINT8_V(esp.mig_version_id, PCIESPState, 2),
  294. VMSTATE_STRUCT(esp, PCIESPState, 0, vmstate_esp, ESPState),
  295. VMSTATE_END_OF_LIST()
  296. }
  297. };
  298. static void esp_pci_command_complete(SCSIRequest *req, size_t resid)
  299. {
  300. ESPState *s = req->hba_private;
  301. PCIESPState *pci = container_of(s, PCIESPState, esp);
  302. esp_command_complete(req, resid);
  303. pci->dma_regs[DMA_WBC] = 0;
  304. pci->dma_regs[DMA_STAT] |= DMA_STAT_DONE;
  305. }
  306. static const struct SCSIBusInfo esp_pci_scsi_info = {
  307. .tcq = false,
  308. .max_target = ESP_MAX_DEVS,
  309. .max_lun = 7,
  310. .transfer_data = esp_transfer_data,
  311. .complete = esp_pci_command_complete,
  312. .cancel = esp_request_cancelled,
  313. };
  314. static void esp_pci_scsi_realize(PCIDevice *dev, Error **errp)
  315. {
  316. PCIESPState *pci = PCI_ESP(dev);
  317. DeviceState *d = DEVICE(dev);
  318. ESPState *s = ESP(&pci->esp);
  319. uint8_t *pci_conf;
  320. if (!qdev_realize(DEVICE(s), NULL, errp)) {
  321. return;
  322. }
  323. pci_conf = dev->config;
  324. /* Interrupt pin A */
  325. pci_conf[PCI_INTERRUPT_PIN] = 0x01;
  326. s->dma_memory_read = esp_pci_dma_memory_read;
  327. s->dma_memory_write = esp_pci_dma_memory_write;
  328. s->dma_opaque = pci;
  329. s->chip_id = TCHI_AM53C974;
  330. memory_region_init_io(&pci->io, OBJECT(pci), &esp_pci_io_ops, pci,
  331. "esp-io", 0x80);
  332. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &pci->io);
  333. s->irq = pci_allocate_irq(dev);
  334. scsi_bus_init(&s->bus, sizeof(s->bus), d, &esp_pci_scsi_info);
  335. }
  336. static void esp_pci_scsi_exit(PCIDevice *d)
  337. {
  338. PCIESPState *pci = PCI_ESP(d);
  339. ESPState *s = ESP(&pci->esp);
  340. qemu_free_irq(s->irq);
  341. }
  342. static void esp_pci_init(Object *obj)
  343. {
  344. PCIESPState *pci = PCI_ESP(obj);
  345. object_initialize_child(obj, "esp", &pci->esp, TYPE_ESP);
  346. }
  347. static void esp_pci_class_init(ObjectClass *klass, void *data)
  348. {
  349. DeviceClass *dc = DEVICE_CLASS(klass);
  350. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  351. k->realize = esp_pci_scsi_realize;
  352. k->exit = esp_pci_scsi_exit;
  353. k->vendor_id = PCI_VENDOR_ID_AMD;
  354. k->device_id = PCI_DEVICE_ID_AMD_SCSI;
  355. k->revision = 0x10;
  356. k->class_id = PCI_CLASS_STORAGE_SCSI;
  357. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  358. dc->desc = "AMD Am53c974 PCscsi-PCI SCSI adapter";
  359. dc->reset = esp_pci_hard_reset;
  360. dc->vmsd = &vmstate_esp_pci_scsi;
  361. }
  362. static const TypeInfo esp_pci_info = {
  363. .name = TYPE_AM53C974_DEVICE,
  364. .parent = TYPE_PCI_DEVICE,
  365. .instance_init = esp_pci_init,
  366. .instance_size = sizeof(PCIESPState),
  367. .class_init = esp_pci_class_init,
  368. .interfaces = (InterfaceInfo[]) {
  369. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  370. { },
  371. },
  372. };
  373. struct DC390State {
  374. PCIESPState pci;
  375. eeprom_t *eeprom;
  376. };
  377. typedef struct DC390State DC390State;
  378. #define TYPE_DC390_DEVICE "dc390"
  379. DECLARE_INSTANCE_CHECKER(DC390State, DC390,
  380. TYPE_DC390_DEVICE)
  381. #define EE_ADAPT_SCSI_ID 64
  382. #define EE_MODE2 65
  383. #define EE_DELAY 66
  384. #define EE_TAG_CMD_NUM 67
  385. #define EE_ADAPT_OPTIONS 68
  386. #define EE_BOOT_SCSI_ID 69
  387. #define EE_BOOT_SCSI_LUN 70
  388. #define EE_CHKSUM1 126
  389. #define EE_CHKSUM2 127
  390. #define EE_ADAPT_OPTION_F6_F8_AT_BOOT 0x01
  391. #define EE_ADAPT_OPTION_BOOT_FROM_CDROM 0x02
  392. #define EE_ADAPT_OPTION_INT13 0x04
  393. #define EE_ADAPT_OPTION_SCAM_SUPPORT 0x08
  394. static uint32_t dc390_read_config(PCIDevice *dev, uint32_t addr, int l)
  395. {
  396. DC390State *pci = DC390(dev);
  397. uint32_t val;
  398. val = pci_default_read_config(dev, addr, l);
  399. if (addr == 0x00 && l == 1) {
  400. /* First byte of address space is AND-ed with EEPROM DO line */
  401. if (!eeprom93xx_read(pci->eeprom)) {
  402. val &= ~0xff;
  403. }
  404. }
  405. return val;
  406. }
  407. static void dc390_write_config(PCIDevice *dev,
  408. uint32_t addr, uint32_t val, int l)
  409. {
  410. DC390State *pci = DC390(dev);
  411. if (addr == 0x80) {
  412. /* EEPROM write */
  413. int eesk = val & 0x80 ? 1 : 0;
  414. int eedi = val & 0x40 ? 1 : 0;
  415. eeprom93xx_write(pci->eeprom, 1, eesk, eedi);
  416. } else if (addr == 0xc0) {
  417. /* EEPROM CS low */
  418. eeprom93xx_write(pci->eeprom, 0, 0, 0);
  419. } else {
  420. pci_default_write_config(dev, addr, val, l);
  421. }
  422. }
  423. static void dc390_scsi_realize(PCIDevice *dev, Error **errp)
  424. {
  425. DC390State *pci = DC390(dev);
  426. Error *err = NULL;
  427. uint8_t *contents;
  428. uint16_t chksum = 0;
  429. int i;
  430. /* init base class */
  431. esp_pci_scsi_realize(dev, &err);
  432. if (err) {
  433. error_propagate(errp, err);
  434. return;
  435. }
  436. /* EEPROM */
  437. pci->eeprom = eeprom93xx_new(DEVICE(dev), 64);
  438. /* set default eeprom values */
  439. contents = (uint8_t *)eeprom93xx_data(pci->eeprom);
  440. for (i = 0; i < 16; i++) {
  441. contents[i * 2] = 0x57;
  442. contents[i * 2 + 1] = 0x00;
  443. }
  444. contents[EE_ADAPT_SCSI_ID] = 7;
  445. contents[EE_MODE2] = 0x0f;
  446. contents[EE_TAG_CMD_NUM] = 0x04;
  447. contents[EE_ADAPT_OPTIONS] = EE_ADAPT_OPTION_F6_F8_AT_BOOT
  448. | EE_ADAPT_OPTION_BOOT_FROM_CDROM
  449. | EE_ADAPT_OPTION_INT13;
  450. /* update eeprom checksum */
  451. for (i = 0; i < EE_CHKSUM1; i += 2) {
  452. chksum += contents[i] + (((uint16_t)contents[i + 1]) << 8);
  453. }
  454. chksum = 0x1234 - chksum;
  455. contents[EE_CHKSUM1] = chksum & 0xff;
  456. contents[EE_CHKSUM2] = chksum >> 8;
  457. }
  458. static void dc390_class_init(ObjectClass *klass, void *data)
  459. {
  460. DeviceClass *dc = DEVICE_CLASS(klass);
  461. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  462. k->realize = dc390_scsi_realize;
  463. k->config_read = dc390_read_config;
  464. k->config_write = dc390_write_config;
  465. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  466. dc->desc = "Tekram DC-390 SCSI adapter";
  467. }
  468. static const TypeInfo dc390_info = {
  469. .name = TYPE_DC390_DEVICE,
  470. .parent = TYPE_AM53C974_DEVICE,
  471. .instance_size = sizeof(DC390State),
  472. .class_init = dc390_class_init,
  473. };
  474. static void esp_pci_register_types(void)
  475. {
  476. type_register_static(&esp_pci_info);
  477. type_register_static(&dc390_info);
  478. }
  479. type_init(esp_pci_register_types)