dino.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. /*
  2. * HP-PARISC Dino PCI chipset emulation, as in B160L and similiar machines
  3. *
  4. * (C) 2017-2019 by Helge Deller <deller@gmx.de>
  5. *
  6. * This work is licensed under the GNU GPL license version 2 or later.
  7. *
  8. * Documentation available at:
  9. * https://parisc.wiki.kernel.org/images-parisc/9/91/Dino_ers.pdf
  10. * https://parisc.wiki.kernel.org/images-parisc/7/70/Dino_3_1_Errata.pdf
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/module.h"
  14. #include "qemu/units.h"
  15. #include "qapi/error.h"
  16. #include "hw/irq.h"
  17. #include "hw/pci/pci_device.h"
  18. #include "hw/pci/pci_bus.h"
  19. #include "hw/qdev-properties.h"
  20. #include "hw/pci-host/dino.h"
  21. #include "migration/vmstate.h"
  22. #include "trace.h"
  23. #include "qom/object.h"
  24. /*
  25. * Dino can forward memory accesses from the CPU in the range between
  26. * 0xf0800000 and 0xff000000 to the PCI bus.
  27. */
  28. static void gsc_to_pci_forwarding(DinoState *s)
  29. {
  30. uint32_t io_addr_en, tmp;
  31. int enabled, i;
  32. tmp = extract32(s->io_control, 7, 2);
  33. enabled = (tmp == 0x01);
  34. io_addr_en = s->io_addr_en;
  35. /* Mask out first (=firmware) and last (=Dino) areas. */
  36. io_addr_en &= ~(BIT(31) | BIT(0));
  37. memory_region_transaction_begin();
  38. for (i = 1; i < 31; i++) {
  39. MemoryRegion *mem = &s->pci_mem_alias[i];
  40. if (enabled && (io_addr_en & (1U << i))) {
  41. if (!memory_region_is_mapped(mem)) {
  42. uint32_t addr = 0xf0000000 + i * DINO_MEM_CHUNK_SIZE;
  43. memory_region_add_subregion(get_system_memory(), addr, mem);
  44. }
  45. } else if (memory_region_is_mapped(mem)) {
  46. memory_region_del_subregion(get_system_memory(), mem);
  47. }
  48. }
  49. memory_region_transaction_commit();
  50. }
  51. static bool dino_chip_mem_valid(void *opaque, hwaddr addr,
  52. unsigned size, bool is_write,
  53. MemTxAttrs attrs)
  54. {
  55. bool ret = false;
  56. switch (addr) {
  57. case DINO_IAR0:
  58. case DINO_IAR1:
  59. case DINO_IRR0:
  60. case DINO_IRR1:
  61. case DINO_IMR:
  62. case DINO_IPR:
  63. case DINO_ICR:
  64. case DINO_ILR:
  65. case DINO_IO_CONTROL:
  66. case DINO_IO_FBB_EN:
  67. case DINO_IO_ADDR_EN:
  68. case DINO_PCI_IO_DATA:
  69. case DINO_TOC_ADDR:
  70. case DINO_GMASK ... DINO_PCISTS:
  71. case DINO_MLTIM ... DINO_PCIWOR:
  72. case DINO_TLTIM:
  73. ret = true;
  74. break;
  75. case DINO_PCI_IO_DATA + 2:
  76. ret = (size <= 2);
  77. break;
  78. case DINO_PCI_IO_DATA + 1:
  79. case DINO_PCI_IO_DATA + 3:
  80. ret = (size == 1);
  81. }
  82. trace_dino_chip_mem_valid(addr, ret);
  83. return ret;
  84. }
  85. static MemTxResult dino_chip_read_with_attrs(void *opaque, hwaddr addr,
  86. uint64_t *data, unsigned size,
  87. MemTxAttrs attrs)
  88. {
  89. DinoState *s = opaque;
  90. PCIHostState *phb = PCI_HOST_BRIDGE(s);
  91. MemTxResult ret = MEMTX_OK;
  92. AddressSpace *io;
  93. uint16_t ioaddr;
  94. uint32_t val;
  95. switch (addr) {
  96. case DINO_PCI_IO_DATA ... DINO_PCI_IO_DATA + 3:
  97. /* Read from PCI IO space. */
  98. io = &address_space_io;
  99. ioaddr = phb->config_reg + (addr & 3);
  100. switch (size) {
  101. case 1:
  102. val = address_space_ldub(io, ioaddr, attrs, &ret);
  103. break;
  104. case 2:
  105. val = address_space_lduw_be(io, ioaddr, attrs, &ret);
  106. break;
  107. case 4:
  108. val = address_space_ldl_be(io, ioaddr, attrs, &ret);
  109. break;
  110. default:
  111. g_assert_not_reached();
  112. }
  113. break;
  114. case DINO_IO_FBB_EN:
  115. val = s->io_fbb_en;
  116. break;
  117. case DINO_IO_ADDR_EN:
  118. val = s->io_addr_en;
  119. break;
  120. case DINO_IO_CONTROL:
  121. val = s->io_control;
  122. break;
  123. case DINO_IAR0:
  124. val = s->iar0;
  125. break;
  126. case DINO_IAR1:
  127. val = s->iar1;
  128. break;
  129. case DINO_IMR:
  130. val = s->imr;
  131. break;
  132. case DINO_ICR:
  133. val = s->icr;
  134. break;
  135. case DINO_IPR:
  136. val = s->ipr;
  137. /* Any read to IPR clears the register. */
  138. s->ipr = 0;
  139. break;
  140. case DINO_ILR:
  141. val = s->ilr;
  142. break;
  143. case DINO_IRR0:
  144. val = s->ilr & s->imr & ~s->icr;
  145. break;
  146. case DINO_IRR1:
  147. val = s->ilr & s->imr & s->icr;
  148. break;
  149. case DINO_TOC_ADDR:
  150. val = s->toc_addr;
  151. break;
  152. case DINO_GMASK ... DINO_TLTIM:
  153. val = s->reg800[(addr - DINO_GMASK) / 4];
  154. if (addr == DINO_PAMR) {
  155. val &= ~0x01; /* LSB is hardwired to 0 */
  156. }
  157. if (addr == DINO_MLTIM) {
  158. val &= ~0x07; /* 3 LSB are hardwired to 0 */
  159. }
  160. if (addr == DINO_BRDG_FEAT) {
  161. val &= ~(0x10710E0ul | 8); /* bits 5-7, 24 & 15 reserved */
  162. }
  163. break;
  164. default:
  165. /* Controlled by dino_chip_mem_valid above. */
  166. g_assert_not_reached();
  167. }
  168. trace_dino_chip_read(addr, val);
  169. *data = val;
  170. return ret;
  171. }
  172. static MemTxResult dino_chip_write_with_attrs(void *opaque, hwaddr addr,
  173. uint64_t val, unsigned size,
  174. MemTxAttrs attrs)
  175. {
  176. DinoState *s = opaque;
  177. PCIHostState *phb = PCI_HOST_BRIDGE(s);
  178. AddressSpace *io;
  179. MemTxResult ret;
  180. uint16_t ioaddr;
  181. int i;
  182. trace_dino_chip_write(addr, val);
  183. switch (addr) {
  184. case DINO_IO_DATA ... DINO_PCI_IO_DATA + 3:
  185. /* Write into PCI IO space. */
  186. io = &address_space_io;
  187. ioaddr = phb->config_reg + (addr & 3);
  188. switch (size) {
  189. case 1:
  190. address_space_stb(io, ioaddr, val, attrs, &ret);
  191. break;
  192. case 2:
  193. address_space_stw_be(io, ioaddr, val, attrs, &ret);
  194. break;
  195. case 4:
  196. address_space_stl_be(io, ioaddr, val, attrs, &ret);
  197. break;
  198. default:
  199. g_assert_not_reached();
  200. }
  201. return ret;
  202. case DINO_IO_FBB_EN:
  203. s->io_fbb_en = val & 0x03;
  204. break;
  205. case DINO_IO_ADDR_EN:
  206. s->io_addr_en = val;
  207. gsc_to_pci_forwarding(s);
  208. break;
  209. case DINO_IO_CONTROL:
  210. s->io_control = val;
  211. gsc_to_pci_forwarding(s);
  212. break;
  213. case DINO_IAR0:
  214. s->iar0 = val;
  215. break;
  216. case DINO_IAR1:
  217. s->iar1 = val;
  218. break;
  219. case DINO_IMR:
  220. s->imr = val;
  221. break;
  222. case DINO_ICR:
  223. s->icr = val;
  224. break;
  225. case DINO_IPR:
  226. /* Any write to IPR clears the register. */
  227. s->ipr = 0;
  228. break;
  229. case DINO_TOC_ADDR:
  230. /* IO_COMMAND of CPU with client_id bits */
  231. s->toc_addr = 0xFFFA0030 | (val & 0x1e000);
  232. break;
  233. case DINO_ILR:
  234. case DINO_IRR0:
  235. case DINO_IRR1:
  236. /* These registers are read-only. */
  237. break;
  238. case DINO_GMASK ... DINO_TLTIM:
  239. i = (addr - DINO_GMASK) / 4;
  240. val &= reg800_keep_bits[i];
  241. s->reg800[i] = val;
  242. break;
  243. default:
  244. /* Controlled by dino_chip_mem_valid above. */
  245. g_assert_not_reached();
  246. }
  247. return MEMTX_OK;
  248. }
  249. static const MemoryRegionOps dino_chip_ops = {
  250. .read_with_attrs = dino_chip_read_with_attrs,
  251. .write_with_attrs = dino_chip_write_with_attrs,
  252. .endianness = DEVICE_BIG_ENDIAN,
  253. .valid = {
  254. .min_access_size = 1,
  255. .max_access_size = 4,
  256. .accepts = dino_chip_mem_valid,
  257. },
  258. .impl = {
  259. .min_access_size = 1,
  260. .max_access_size = 4,
  261. },
  262. };
  263. static const VMStateDescription vmstate_dino = {
  264. .name = "Dino",
  265. .version_id = 2,
  266. .minimum_version_id = 1,
  267. .fields = (VMStateField[]) {
  268. VMSTATE_UINT32(iar0, DinoState),
  269. VMSTATE_UINT32(iar1, DinoState),
  270. VMSTATE_UINT32(imr, DinoState),
  271. VMSTATE_UINT32(ipr, DinoState),
  272. VMSTATE_UINT32(icr, DinoState),
  273. VMSTATE_UINT32(ilr, DinoState),
  274. VMSTATE_UINT32(io_fbb_en, DinoState),
  275. VMSTATE_UINT32(io_addr_en, DinoState),
  276. VMSTATE_UINT32(io_control, DinoState),
  277. VMSTATE_UINT32(toc_addr, DinoState),
  278. VMSTATE_END_OF_LIST()
  279. }
  280. };
  281. /* Unlike pci_config_data_le_ops, no check of high bit set in config_reg. */
  282. static uint64_t dino_config_data_read(void *opaque, hwaddr addr, unsigned len)
  283. {
  284. PCIHostState *s = opaque;
  285. return pci_data_read(s->bus, s->config_reg | (addr & 3), len);
  286. }
  287. static void dino_config_data_write(void *opaque, hwaddr addr,
  288. uint64_t val, unsigned len)
  289. {
  290. PCIHostState *s = opaque;
  291. pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
  292. }
  293. static const MemoryRegionOps dino_config_data_ops = {
  294. .read = dino_config_data_read,
  295. .write = dino_config_data_write,
  296. .endianness = DEVICE_LITTLE_ENDIAN,
  297. };
  298. static uint64_t dino_config_addr_read(void *opaque, hwaddr addr, unsigned len)
  299. {
  300. DinoState *s = opaque;
  301. return s->config_reg_dino;
  302. }
  303. static void dino_config_addr_write(void *opaque, hwaddr addr,
  304. uint64_t val, unsigned len)
  305. {
  306. PCIHostState *s = opaque;
  307. DinoState *ds = opaque;
  308. ds->config_reg_dino = val; /* keep a copy of original value */
  309. s->config_reg = val & ~3U;
  310. }
  311. static const MemoryRegionOps dino_config_addr_ops = {
  312. .read = dino_config_addr_read,
  313. .write = dino_config_addr_write,
  314. .valid.min_access_size = 4,
  315. .valid.max_access_size = 4,
  316. .endianness = DEVICE_BIG_ENDIAN,
  317. };
  318. static AddressSpace *dino_pcihost_set_iommu(PCIBus *bus, void *opaque,
  319. int devfn)
  320. {
  321. DinoState *s = opaque;
  322. return &s->bm_as;
  323. }
  324. /*
  325. * Dino interrupts are connected as shown on Page 78, Table 23
  326. * (Little-endian bit numbers)
  327. * 0 PCI INTA
  328. * 1 PCI INTB
  329. * 2 PCI INTC
  330. * 3 PCI INTD
  331. * 4 PCI INTE
  332. * 5 PCI INTF
  333. * 6 GSC External Interrupt
  334. * 7 Bus Error for "less than fatal" mode
  335. * 8 PS2
  336. * 9 Unused
  337. * 10 RS232
  338. */
  339. static void dino_set_irq(void *opaque, int irq, int level)
  340. {
  341. DinoState *s = opaque;
  342. uint32_t bit = 1u << irq;
  343. uint32_t old_ilr = s->ilr;
  344. if (level) {
  345. uint32_t ena = bit & ~old_ilr;
  346. s->ipr |= ena;
  347. s->ilr = old_ilr | bit;
  348. if (ena & s->imr) {
  349. uint32_t iar = (ena & s->icr ? s->iar1 : s->iar0);
  350. stl_be_phys(&address_space_memory, iar & -32, iar & 31);
  351. }
  352. } else {
  353. s->ilr = old_ilr & ~bit;
  354. }
  355. }
  356. static int dino_pci_map_irq(PCIDevice *d, int irq_num)
  357. {
  358. int slot = PCI_SLOT(d->devfn);
  359. assert(irq_num >= 0 && irq_num <= 3);
  360. return slot & 0x03;
  361. }
  362. static void dino_pcihost_reset(DeviceState *dev)
  363. {
  364. DinoState *s = DINO_PCI_HOST_BRIDGE(dev);
  365. s->iar0 = s->iar1 = 0xFFFB0000 + 3; /* CPU_HPA + 3 */
  366. s->toc_addr = 0xFFFA0030; /* IO_COMMAND of CPU */
  367. }
  368. static void dino_pcihost_realize(DeviceState *dev, Error **errp)
  369. {
  370. DinoState *s = DINO_PCI_HOST_BRIDGE(dev);
  371. /* Set up PCI view of memory: Bus master address space. */
  372. memory_region_init(&s->bm, OBJECT(s), "bm-dino", 4 * GiB);
  373. memory_region_init_alias(&s->bm_ram_alias, OBJECT(s),
  374. "bm-system", s->memory_as, 0,
  375. 0xf0000000 + DINO_MEM_CHUNK_SIZE);
  376. memory_region_init_alias(&s->bm_pci_alias, OBJECT(s),
  377. "bm-pci", &s->pci_mem,
  378. 0xf0000000 + DINO_MEM_CHUNK_SIZE,
  379. 30 * DINO_MEM_CHUNK_SIZE);
  380. memory_region_init_alias(&s->bm_cpu_alias, OBJECT(s),
  381. "bm-cpu", s->memory_as, 0xfff00000,
  382. 0xfffff);
  383. memory_region_add_subregion(&s->bm, 0,
  384. &s->bm_ram_alias);
  385. memory_region_add_subregion(&s->bm,
  386. 0xf0000000 + DINO_MEM_CHUNK_SIZE,
  387. &s->bm_pci_alias);
  388. memory_region_add_subregion(&s->bm, 0xfff00000,
  389. &s->bm_cpu_alias);
  390. address_space_init(&s->bm_as, &s->bm, "pci-bm");
  391. }
  392. static void dino_pcihost_unrealize(DeviceState *dev)
  393. {
  394. DinoState *s = DINO_PCI_HOST_BRIDGE(dev);
  395. address_space_destroy(&s->bm_as);
  396. }
  397. static void dino_pcihost_init(Object *obj)
  398. {
  399. DinoState *s = DINO_PCI_HOST_BRIDGE(obj);
  400. PCIHostState *phb = PCI_HOST_BRIDGE(obj);
  401. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  402. int i;
  403. /* Dino PCI access from main memory. */
  404. memory_region_init_io(&s->this_mem, OBJECT(s), &dino_chip_ops,
  405. s, "dino", 4096);
  406. /* Dino PCI config. */
  407. memory_region_init_io(&phb->conf_mem, OBJECT(phb),
  408. &dino_config_addr_ops, DEVICE(s),
  409. "pci-conf-idx", 4);
  410. memory_region_init_io(&phb->data_mem, OBJECT(phb),
  411. &dino_config_data_ops, DEVICE(s),
  412. "pci-conf-data", 4);
  413. memory_region_add_subregion(&s->this_mem, DINO_PCI_CONFIG_ADDR,
  414. &phb->conf_mem);
  415. memory_region_add_subregion(&s->this_mem, DINO_CONFIG_DATA,
  416. &phb->data_mem);
  417. /* Dino PCI bus memory. */
  418. memory_region_init(&s->pci_mem, OBJECT(s), "pci-memory", 4 * GiB);
  419. phb->bus = pci_register_root_bus(DEVICE(s), "pci",
  420. dino_set_irq, dino_pci_map_irq, s,
  421. &s->pci_mem, get_system_io(),
  422. PCI_DEVFN(0, 0), 32, TYPE_PCI_BUS);
  423. /* Set up windows into PCI bus memory. */
  424. for (i = 1; i < 31; i++) {
  425. uint32_t addr = 0xf0000000 + i * DINO_MEM_CHUNK_SIZE;
  426. char *name = g_strdup_printf("PCI Outbound Window %d", i);
  427. memory_region_init_alias(&s->pci_mem_alias[i], OBJECT(s),
  428. name, &s->pci_mem, addr,
  429. DINO_MEM_CHUNK_SIZE);
  430. g_free(name);
  431. }
  432. pci_setup_iommu(phb->bus, dino_pcihost_set_iommu, s);
  433. sysbus_init_mmio(sbd, &s->this_mem);
  434. qdev_init_gpio_in(DEVICE(obj), dino_set_irq, DINO_IRQS);
  435. }
  436. static Property dino_pcihost_properties[] = {
  437. DEFINE_PROP_LINK("memory-as", DinoState, memory_as, TYPE_MEMORY_REGION,
  438. MemoryRegion *),
  439. DEFINE_PROP_END_OF_LIST(),
  440. };
  441. static void dino_pcihost_class_init(ObjectClass *klass, void *data)
  442. {
  443. DeviceClass *dc = DEVICE_CLASS(klass);
  444. dc->reset = dino_pcihost_reset;
  445. dc->realize = dino_pcihost_realize;
  446. dc->unrealize = dino_pcihost_unrealize;
  447. device_class_set_props(dc, dino_pcihost_properties);
  448. dc->vmsd = &vmstate_dino;
  449. }
  450. static const TypeInfo dino_pcihost_info = {
  451. .name = TYPE_DINO_PCI_HOST_BRIDGE,
  452. .parent = TYPE_PCI_HOST_BRIDGE,
  453. .instance_init = dino_pcihost_init,
  454. .instance_size = sizeof(DinoState),
  455. .class_init = dino_pcihost_class_init,
  456. };
  457. static void dino_register_types(void)
  458. {
  459. type_register_static(&dino_pcihost_info);
  460. }
  461. type_init(dino_register_types)