2
0

rc4030.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. /*
  2. * QEMU JAZZ RC4030 chipset
  3. *
  4. * Copyright (c) 2007-2013 Hervé Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "hw/irq.h"
  27. #include "hw/mips/mips.h"
  28. #include "hw/sysbus.h"
  29. #include "migration/vmstate.h"
  30. #include "qapi/error.h"
  31. #include "qemu/timer.h"
  32. #include "qemu/log.h"
  33. #include "qemu/module.h"
  34. #include "exec/address-spaces.h"
  35. #include "trace.h"
  36. #include "qom/object.h"
  37. /********************************************************/
  38. /* rc4030 emulation */
  39. typedef struct dma_pagetable_entry {
  40. int32_t frame;
  41. int32_t owner;
  42. } QEMU_PACKED dma_pagetable_entry;
  43. #define DMA_PAGESIZE 4096
  44. #define DMA_REG_ENABLE 1
  45. #define DMA_REG_COUNT 2
  46. #define DMA_REG_ADDRESS 3
  47. #define DMA_FLAG_ENABLE 0x0001
  48. #define DMA_FLAG_MEM_TO_DEV 0x0002
  49. #define DMA_FLAG_TC_INTR 0x0100
  50. #define DMA_FLAG_MEM_INTR 0x0200
  51. #define DMA_FLAG_ADDR_INTR 0x0400
  52. #define TYPE_RC4030 "rc4030"
  53. OBJECT_DECLARE_SIMPLE_TYPE(rc4030State, RC4030)
  54. #define TYPE_RC4030_IOMMU_MEMORY_REGION "rc4030-iommu-memory-region"
  55. struct rc4030State {
  56. SysBusDevice parent;
  57. uint32_t config; /* 0x0000: RC4030 config register */
  58. uint32_t revision; /* 0x0008: RC4030 Revision register */
  59. uint32_t invalid_address_register; /* 0x0010: Invalid Address register */
  60. /* DMA */
  61. uint32_t dma_regs[8][4];
  62. uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */
  63. uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */
  64. /* cache */
  65. uint32_t cache_maint; /* 0x0030: Cache Maintenance */
  66. uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */
  67. uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */
  68. uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */
  69. uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */
  70. uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */
  71. uint32_t nmi_interrupt; /* 0x0200: interrupt source */
  72. uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */
  73. uint32_t nvram_protect; /* 0x0220: NV ram protect register */
  74. uint32_t rem_speed[16];
  75. uint32_t imr_jazz; /* Local bus int enable mask */
  76. uint32_t isr_jazz; /* Local bus int source */
  77. /* timer */
  78. QEMUTimer *periodic_timer;
  79. uint32_t itr; /* Interval timer reload */
  80. qemu_irq timer_irq;
  81. qemu_irq jazz_bus_irq;
  82. /* whole DMA memory region, root of DMA address space */
  83. IOMMUMemoryRegion dma_mr;
  84. AddressSpace dma_as;
  85. MemoryRegion iomem_chipset;
  86. MemoryRegion iomem_jazzio;
  87. };
  88. static void set_next_tick(rc4030State *s)
  89. {
  90. uint32_t tm_hz;
  91. qemu_irq_lower(s->timer_irq);
  92. tm_hz = 1000 / (s->itr + 1);
  93. timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  94. NANOSECONDS_PER_SECOND / tm_hz);
  95. }
  96. /* called for accesses to rc4030 */
  97. static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size)
  98. {
  99. rc4030State *s = opaque;
  100. uint32_t val;
  101. addr &= 0x3fff;
  102. switch (addr & ~0x3) {
  103. /* Global config register */
  104. case 0x0000:
  105. val = s->config;
  106. break;
  107. /* Revision register */
  108. case 0x0008:
  109. val = s->revision;
  110. break;
  111. /* Invalid Address register */
  112. case 0x0010:
  113. val = s->invalid_address_register;
  114. break;
  115. /* DMA transl. table base */
  116. case 0x0018:
  117. val = s->dma_tl_base;
  118. break;
  119. /* DMA transl. table limit */
  120. case 0x0020:
  121. val = s->dma_tl_limit;
  122. break;
  123. /* Remote Failed Address */
  124. case 0x0038:
  125. val = s->remote_failed_address;
  126. break;
  127. /* Memory Failed Address */
  128. case 0x0040:
  129. val = s->memory_failed_address;
  130. break;
  131. /* I/O Cache Byte Mask */
  132. case 0x0058:
  133. val = s->cache_bmask;
  134. /* HACK */
  135. if (s->cache_bmask == (uint32_t)-1) {
  136. s->cache_bmask = 0;
  137. }
  138. break;
  139. /* Remote Speed Registers */
  140. case 0x0070:
  141. case 0x0078:
  142. case 0x0080:
  143. case 0x0088:
  144. case 0x0090:
  145. case 0x0098:
  146. case 0x00a0:
  147. case 0x00a8:
  148. case 0x00b0:
  149. case 0x00b8:
  150. case 0x00c0:
  151. case 0x00c8:
  152. case 0x00d0:
  153. case 0x00d8:
  154. case 0x00e0:
  155. case 0x00e8:
  156. val = s->rem_speed[(addr - 0x0070) >> 3];
  157. break;
  158. /* DMA channel base address */
  159. case 0x0100:
  160. case 0x0108:
  161. case 0x0110:
  162. case 0x0118:
  163. case 0x0120:
  164. case 0x0128:
  165. case 0x0130:
  166. case 0x0138:
  167. case 0x0140:
  168. case 0x0148:
  169. case 0x0150:
  170. case 0x0158:
  171. case 0x0160:
  172. case 0x0168:
  173. case 0x0170:
  174. case 0x0178:
  175. case 0x0180:
  176. case 0x0188:
  177. case 0x0190:
  178. case 0x0198:
  179. case 0x01a0:
  180. case 0x01a8:
  181. case 0x01b0:
  182. case 0x01b8:
  183. case 0x01c0:
  184. case 0x01c8:
  185. case 0x01d0:
  186. case 0x01d8:
  187. case 0x01e0:
  188. case 0x01e8:
  189. case 0x01f0:
  190. case 0x01f8:
  191. {
  192. int entry = (addr - 0x0100) >> 5;
  193. int idx = (addr & 0x1f) >> 3;
  194. val = s->dma_regs[entry][idx];
  195. }
  196. break;
  197. /* Interrupt source */
  198. case 0x0200:
  199. val = s->nmi_interrupt;
  200. break;
  201. /* Error type */
  202. case 0x0208:
  203. val = 0;
  204. break;
  205. /* Memory refresh rate */
  206. case 0x0210:
  207. val = s->memory_refresh_rate;
  208. break;
  209. /* NV ram protect register */
  210. case 0x0220:
  211. val = s->nvram_protect;
  212. break;
  213. /* Interval timer count */
  214. case 0x0230:
  215. val = 0;
  216. qemu_irq_lower(s->timer_irq);
  217. break;
  218. /* EISA interrupt */
  219. case 0x0238:
  220. val = 7; /* FIXME: should be read from EISA controller */
  221. break;
  222. default:
  223. qemu_log_mask(LOG_GUEST_ERROR,
  224. "rc4030: invalid read at 0x%x", (int)addr);
  225. val = 0;
  226. break;
  227. }
  228. if ((addr & ~3) != 0x230) {
  229. trace_rc4030_read(addr, val);
  230. }
  231. return val;
  232. }
  233. static void rc4030_write(void *opaque, hwaddr addr, uint64_t data,
  234. unsigned int size)
  235. {
  236. rc4030State *s = opaque;
  237. uint32_t val = data;
  238. addr &= 0x3fff;
  239. trace_rc4030_write(addr, val);
  240. switch (addr & ~0x3) {
  241. /* Global config register */
  242. case 0x0000:
  243. s->config = val;
  244. break;
  245. /* DMA transl. table base */
  246. case 0x0018:
  247. s->dma_tl_base = val;
  248. break;
  249. /* DMA transl. table limit */
  250. case 0x0020:
  251. s->dma_tl_limit = val;
  252. break;
  253. /* DMA transl. table invalidated */
  254. case 0x0028:
  255. break;
  256. /* Cache Maintenance */
  257. case 0x0030:
  258. s->cache_maint = val;
  259. break;
  260. /* I/O Cache Physical Tag */
  261. case 0x0048:
  262. s->cache_ptag = val;
  263. break;
  264. /* I/O Cache Logical Tag */
  265. case 0x0050:
  266. s->cache_ltag = val;
  267. break;
  268. /* I/O Cache Byte Mask */
  269. case 0x0058:
  270. s->cache_bmask |= val; /* HACK */
  271. break;
  272. /* I/O Cache Buffer Window */
  273. case 0x0060:
  274. /* HACK */
  275. if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) {
  276. hwaddr dest = s->cache_ptag & ~0x1;
  277. dest += (s->cache_maint & 0x3) << 3;
  278. cpu_physical_memory_write(dest, &val, 4);
  279. }
  280. break;
  281. /* Remote Speed Registers */
  282. case 0x0070:
  283. case 0x0078:
  284. case 0x0080:
  285. case 0x0088:
  286. case 0x0090:
  287. case 0x0098:
  288. case 0x00a0:
  289. case 0x00a8:
  290. case 0x00b0:
  291. case 0x00b8:
  292. case 0x00c0:
  293. case 0x00c8:
  294. case 0x00d0:
  295. case 0x00d8:
  296. case 0x00e0:
  297. case 0x00e8:
  298. s->rem_speed[(addr - 0x0070) >> 3] = val;
  299. break;
  300. /* DMA channel base address */
  301. case 0x0100:
  302. case 0x0108:
  303. case 0x0110:
  304. case 0x0118:
  305. case 0x0120:
  306. case 0x0128:
  307. case 0x0130:
  308. case 0x0138:
  309. case 0x0140:
  310. case 0x0148:
  311. case 0x0150:
  312. case 0x0158:
  313. case 0x0160:
  314. case 0x0168:
  315. case 0x0170:
  316. case 0x0178:
  317. case 0x0180:
  318. case 0x0188:
  319. case 0x0190:
  320. case 0x0198:
  321. case 0x01a0:
  322. case 0x01a8:
  323. case 0x01b0:
  324. case 0x01b8:
  325. case 0x01c0:
  326. case 0x01c8:
  327. case 0x01d0:
  328. case 0x01d8:
  329. case 0x01e0:
  330. case 0x01e8:
  331. case 0x01f0:
  332. case 0x01f8:
  333. {
  334. int entry = (addr - 0x0100) >> 5;
  335. int idx = (addr & 0x1f) >> 3;
  336. s->dma_regs[entry][idx] = val;
  337. }
  338. break;
  339. /* Memory refresh rate */
  340. case 0x0210:
  341. s->memory_refresh_rate = val;
  342. break;
  343. /* Interval timer reload */
  344. case 0x0228:
  345. s->itr = val & 0x01FF;
  346. qemu_irq_lower(s->timer_irq);
  347. set_next_tick(s);
  348. break;
  349. /* EISA interrupt */
  350. case 0x0238:
  351. break;
  352. default:
  353. qemu_log_mask(LOG_GUEST_ERROR,
  354. "rc4030: invalid write of 0x%02x at 0x%x",
  355. val, (int)addr);
  356. break;
  357. }
  358. }
  359. static const MemoryRegionOps rc4030_ops = {
  360. .read = rc4030_read,
  361. .write = rc4030_write,
  362. .impl.min_access_size = 4,
  363. .impl.max_access_size = 4,
  364. .endianness = DEVICE_NATIVE_ENDIAN,
  365. };
  366. static void update_jazz_irq(rc4030State *s)
  367. {
  368. uint16_t pending;
  369. pending = s->isr_jazz & s->imr_jazz;
  370. if (pending != 0) {
  371. qemu_irq_raise(s->jazz_bus_irq);
  372. } else {
  373. qemu_irq_lower(s->jazz_bus_irq);
  374. }
  375. }
  376. static void rc4030_irq_jazz_request(void *opaque, int irq, int level)
  377. {
  378. rc4030State *s = opaque;
  379. if (level) {
  380. s->isr_jazz |= 1 << irq;
  381. } else {
  382. s->isr_jazz &= ~(1 << irq);
  383. }
  384. update_jazz_irq(s);
  385. }
  386. static void rc4030_periodic_timer(void *opaque)
  387. {
  388. rc4030State *s = opaque;
  389. set_next_tick(s);
  390. qemu_irq_raise(s->timer_irq);
  391. }
  392. static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size)
  393. {
  394. rc4030State *s = opaque;
  395. uint32_t val;
  396. uint32_t irq;
  397. addr &= 0xfff;
  398. switch (addr) {
  399. /* Local bus int source */
  400. case 0x00: {
  401. uint32_t pending = s->isr_jazz & s->imr_jazz;
  402. val = 0;
  403. irq = 0;
  404. while (pending) {
  405. if (pending & 1) {
  406. val = (irq + 1) << 2;
  407. break;
  408. }
  409. irq++;
  410. pending >>= 1;
  411. }
  412. break;
  413. }
  414. /* Local bus int enable mask */
  415. case 0x02:
  416. val = s->imr_jazz;
  417. break;
  418. default:
  419. qemu_log_mask(LOG_GUEST_ERROR,
  420. "rc4030/jazzio: invalid read at 0x%x", (int)addr);
  421. val = 0;
  422. break;
  423. }
  424. trace_jazzio_read(addr, val);
  425. return val;
  426. }
  427. static void jazzio_write(void *opaque, hwaddr addr, uint64_t data,
  428. unsigned int size)
  429. {
  430. rc4030State *s = opaque;
  431. uint32_t val = data;
  432. addr &= 0xfff;
  433. trace_jazzio_write(addr, val);
  434. switch (addr) {
  435. /* Local bus int enable mask */
  436. case 0x02:
  437. s->imr_jazz = val;
  438. update_jazz_irq(s);
  439. break;
  440. default:
  441. qemu_log_mask(LOG_GUEST_ERROR,
  442. "rc4030/jazzio: invalid write of 0x%02x at 0x%x",
  443. val, (int)addr);
  444. break;
  445. }
  446. }
  447. static const MemoryRegionOps jazzio_ops = {
  448. .read = jazzio_read,
  449. .write = jazzio_write,
  450. .impl.min_access_size = 2,
  451. .impl.max_access_size = 2,
  452. .endianness = DEVICE_NATIVE_ENDIAN,
  453. };
  454. static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
  455. IOMMUAccessFlags flag, int iommu_idx)
  456. {
  457. rc4030State *s = container_of(iommu, rc4030State, dma_mr);
  458. IOMMUTLBEntry ret = {
  459. .target_as = &address_space_memory,
  460. .iova = addr & ~(DMA_PAGESIZE - 1),
  461. .translated_addr = 0,
  462. .addr_mask = DMA_PAGESIZE - 1,
  463. .perm = IOMMU_NONE,
  464. };
  465. uint64_t i, entry_address;
  466. dma_pagetable_entry entry;
  467. i = addr / DMA_PAGESIZE;
  468. if (i < s->dma_tl_limit / sizeof(entry)) {
  469. entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry);
  470. if (address_space_read(ret.target_as, entry_address,
  471. MEMTXATTRS_UNSPECIFIED, &entry, sizeof(entry))
  472. == MEMTX_OK) {
  473. ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1);
  474. ret.perm = IOMMU_RW;
  475. }
  476. }
  477. return ret;
  478. }
  479. static void rc4030_reset(DeviceState *dev)
  480. {
  481. rc4030State *s = RC4030(dev);
  482. int i;
  483. s->config = 0x410; /* some boards seem to accept 0x104 too */
  484. s->revision = 1;
  485. s->invalid_address_register = 0;
  486. memset(s->dma_regs, 0, sizeof(s->dma_regs));
  487. s->remote_failed_address = s->memory_failed_address = 0;
  488. s->cache_maint = 0;
  489. s->cache_ptag = s->cache_ltag = 0;
  490. s->cache_bmask = 0;
  491. s->memory_refresh_rate = 0x18186;
  492. s->nvram_protect = 7;
  493. for (i = 0; i < 15; i++) {
  494. s->rem_speed[i] = 7;
  495. }
  496. s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */
  497. s->isr_jazz = 0;
  498. s->itr = 0;
  499. qemu_irq_lower(s->timer_irq);
  500. qemu_irq_lower(s->jazz_bus_irq);
  501. }
  502. static int rc4030_post_load(void *opaque, int version_id)
  503. {
  504. rc4030State *s = opaque;
  505. set_next_tick(s);
  506. update_jazz_irq(s);
  507. return 0;
  508. }
  509. static const VMStateDescription vmstate_rc4030 = {
  510. .name = "rc4030",
  511. .version_id = 3,
  512. .post_load = rc4030_post_load,
  513. .fields = (const VMStateField []) {
  514. VMSTATE_UINT32(config, rc4030State),
  515. VMSTATE_UINT32(invalid_address_register, rc4030State),
  516. VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4),
  517. VMSTATE_UINT32(dma_tl_base, rc4030State),
  518. VMSTATE_UINT32(dma_tl_limit, rc4030State),
  519. VMSTATE_UINT32(cache_maint, rc4030State),
  520. VMSTATE_UINT32(remote_failed_address, rc4030State),
  521. VMSTATE_UINT32(memory_failed_address, rc4030State),
  522. VMSTATE_UINT32(cache_ptag, rc4030State),
  523. VMSTATE_UINT32(cache_ltag, rc4030State),
  524. VMSTATE_UINT32(cache_bmask, rc4030State),
  525. VMSTATE_UINT32(memory_refresh_rate, rc4030State),
  526. VMSTATE_UINT32(nvram_protect, rc4030State),
  527. VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16),
  528. VMSTATE_UINT32(imr_jazz, rc4030State),
  529. VMSTATE_UINT32(isr_jazz, rc4030State),
  530. VMSTATE_UINT32(itr, rc4030State),
  531. VMSTATE_END_OF_LIST()
  532. }
  533. };
  534. static void rc4030_do_dma(void *opaque, int n, uint8_t *buf,
  535. int len, bool is_write)
  536. {
  537. rc4030State *s = opaque;
  538. hwaddr dma_addr;
  539. int dev_to_mem;
  540. s->dma_regs[n][DMA_REG_ENABLE] &=
  541. ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR);
  542. /* Check DMA channel consistency */
  543. dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1;
  544. if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) ||
  545. (is_write != dev_to_mem)) {
  546. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR;
  547. s->nmi_interrupt |= 1 << n;
  548. return;
  549. }
  550. /* Get start address and len */
  551. if (len > s->dma_regs[n][DMA_REG_COUNT]) {
  552. len = s->dma_regs[n][DMA_REG_COUNT];
  553. }
  554. dma_addr = s->dma_regs[n][DMA_REG_ADDRESS];
  555. /* Read/write data at right place */
  556. address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED,
  557. buf, len, is_write);
  558. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR;
  559. s->dma_regs[n][DMA_REG_COUNT] -= len;
  560. }
  561. struct rc4030DMAState {
  562. void *opaque;
  563. int n;
  564. };
  565. void rc4030_dma_read(void *dma, uint8_t *buf, int len)
  566. {
  567. rc4030_dma s = dma;
  568. rc4030_do_dma(s->opaque, s->n, buf, len, false);
  569. }
  570. void rc4030_dma_write(void *dma, uint8_t *buf, int len)
  571. {
  572. rc4030_dma s = dma;
  573. rc4030_do_dma(s->opaque, s->n, buf, len, true);
  574. }
  575. static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n)
  576. {
  577. rc4030_dma *s;
  578. struct rc4030DMAState *p;
  579. int i;
  580. s = g_new0(rc4030_dma, n);
  581. p = g_new0(struct rc4030DMAState, n);
  582. for (i = 0; i < n; i++) {
  583. p->opaque = opaque;
  584. p->n = i;
  585. s[i] = p;
  586. p++;
  587. }
  588. return s;
  589. }
  590. static void rc4030_initfn(Object *obj)
  591. {
  592. DeviceState *dev = DEVICE(obj);
  593. rc4030State *s = RC4030(obj);
  594. SysBusDevice *sysbus = SYS_BUS_DEVICE(obj);
  595. qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16);
  596. sysbus_init_irq(sysbus, &s->timer_irq);
  597. sysbus_init_irq(sysbus, &s->jazz_bus_irq);
  598. sysbus_init_mmio(sysbus, &s->iomem_chipset);
  599. sysbus_init_mmio(sysbus, &s->iomem_jazzio);
  600. }
  601. static void rc4030_realize(DeviceState *dev, Error **errp)
  602. {
  603. rc4030State *s = RC4030(dev);
  604. Object *o = OBJECT(dev);
  605. s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
  606. rc4030_periodic_timer, s);
  607. memory_region_init_io(&s->iomem_chipset, o, &rc4030_ops, s,
  608. "rc4030.chipset", 0x300);
  609. memory_region_init_io(&s->iomem_jazzio, o, &jazzio_ops, s,
  610. "rc4030.jazzio", 0x00001000);
  611. memory_region_init_iommu(&s->dma_mr, sizeof(s->dma_mr),
  612. TYPE_RC4030_IOMMU_MEMORY_REGION,
  613. o, "rc4030.dma", 4 * GiB);
  614. address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma");
  615. }
  616. static void rc4030_unrealize(DeviceState *dev)
  617. {
  618. rc4030State *s = RC4030(dev);
  619. timer_free(s->periodic_timer);
  620. address_space_destroy(&s->dma_as);
  621. object_unparent(OBJECT(&s->dma_mr));
  622. }
  623. static void rc4030_class_init(ObjectClass *klass, void *class_data)
  624. {
  625. DeviceClass *dc = DEVICE_CLASS(klass);
  626. dc->realize = rc4030_realize;
  627. dc->unrealize = rc4030_unrealize;
  628. device_class_set_legacy_reset(dc, rc4030_reset);
  629. dc->vmsd = &vmstate_rc4030;
  630. }
  631. static const TypeInfo rc4030_info = {
  632. .name = TYPE_RC4030,
  633. .parent = TYPE_SYS_BUS_DEVICE,
  634. .instance_size = sizeof(rc4030State),
  635. .instance_init = rc4030_initfn,
  636. .class_init = rc4030_class_init,
  637. };
  638. static void rc4030_iommu_memory_region_class_init(ObjectClass *klass,
  639. void *data)
  640. {
  641. IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
  642. imrc->translate = rc4030_dma_translate;
  643. }
  644. static const TypeInfo rc4030_iommu_memory_region_info = {
  645. .parent = TYPE_IOMMU_MEMORY_REGION,
  646. .name = TYPE_RC4030_IOMMU_MEMORY_REGION,
  647. .class_init = rc4030_iommu_memory_region_class_init,
  648. };
  649. static void rc4030_register_types(void)
  650. {
  651. type_register_static(&rc4030_info);
  652. type_register_static(&rc4030_iommu_memory_region_info);
  653. }
  654. type_init(rc4030_register_types)
  655. DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr)
  656. {
  657. DeviceState *dev;
  658. dev = qdev_new(TYPE_RC4030);
  659. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  660. *dmas = rc4030_allocate_dmas(dev, 4);
  661. *dma_mr = &RC4030(dev)->dma_mr;
  662. return dev;
  663. }