qxl.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552
  1. /*
  2. * Copyright (C) 2010 Red Hat, Inc.
  3. *
  4. * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann
  5. * maintained by Gerd Hoffmann <kraxel@redhat.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qemu/units.h"
  22. #include <zlib.h>
  23. #include "qapi/error.h"
  24. #include "qemu/timer.h"
  25. #include "qemu/queue.h"
  26. #include "qemu/atomic.h"
  27. #include "qemu/main-loop.h"
  28. #include "qemu/module.h"
  29. #include "hw/qdev-properties.h"
  30. #include "sysemu/runstate.h"
  31. #include "migration/vmstate.h"
  32. #include "trace.h"
  33. #include "qxl.h"
  34. #undef SPICE_RING_CONS_ITEM
  35. #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \
  36. uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \
  37. if (cons >= ARRAY_SIZE((r)->items)) { \
  38. qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \
  39. "%u >= %zu", cons, ARRAY_SIZE((r)->items)); \
  40. ret = NULL; \
  41. } else { \
  42. ret = &(r)->items[cons].el; \
  43. } \
  44. }
  45. #undef ALIGN
  46. #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1))
  47. #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9"
  48. #define QXL_MODE(_x, _y, _b, _o) \
  49. { .x_res = _x, \
  50. .y_res = _y, \
  51. .bits = _b, \
  52. .stride = (_x) * (_b) / 8, \
  53. .x_mili = PIXEL_SIZE * (_x), \
  54. .y_mili = PIXEL_SIZE * (_y), \
  55. .orientation = _o, \
  56. }
  57. #define QXL_MODE_16_32(x_res, y_res, orientation) \
  58. QXL_MODE(x_res, y_res, 16, orientation), \
  59. QXL_MODE(x_res, y_res, 32, orientation)
  60. #define QXL_MODE_EX(x_res, y_res) \
  61. QXL_MODE_16_32(x_res, y_res, 0), \
  62. QXL_MODE_16_32(x_res, y_res, 1)
  63. static QXLMode qxl_modes[] = {
  64. QXL_MODE_EX(640, 480),
  65. QXL_MODE_EX(800, 480),
  66. QXL_MODE_EX(800, 600),
  67. QXL_MODE_EX(832, 624),
  68. QXL_MODE_EX(960, 640),
  69. QXL_MODE_EX(1024, 600),
  70. QXL_MODE_EX(1024, 768),
  71. QXL_MODE_EX(1152, 864),
  72. QXL_MODE_EX(1152, 870),
  73. QXL_MODE_EX(1280, 720),
  74. QXL_MODE_EX(1280, 760),
  75. QXL_MODE_EX(1280, 768),
  76. QXL_MODE_EX(1280, 800),
  77. QXL_MODE_EX(1280, 960),
  78. QXL_MODE_EX(1280, 1024),
  79. QXL_MODE_EX(1360, 768),
  80. QXL_MODE_EX(1366, 768),
  81. QXL_MODE_EX(1400, 1050),
  82. QXL_MODE_EX(1440, 900),
  83. QXL_MODE_EX(1600, 900),
  84. QXL_MODE_EX(1600, 1200),
  85. QXL_MODE_EX(1680, 1050),
  86. QXL_MODE_EX(1920, 1080),
  87. /* these modes need more than 8 MB video memory */
  88. QXL_MODE_EX(1920, 1200),
  89. QXL_MODE_EX(1920, 1440),
  90. QXL_MODE_EX(2000, 2000),
  91. QXL_MODE_EX(2048, 1536),
  92. QXL_MODE_EX(2048, 2048),
  93. QXL_MODE_EX(2560, 1440),
  94. QXL_MODE_EX(2560, 1600),
  95. /* these modes need more than 16 MB video memory */
  96. QXL_MODE_EX(2560, 2048),
  97. QXL_MODE_EX(2800, 2100),
  98. QXL_MODE_EX(3200, 2400),
  99. /* these modes need more than 32 MB video memory */
  100. QXL_MODE_EX(3840, 2160), /* 4k mainstream */
  101. QXL_MODE_EX(4096, 2160), /* 4k */
  102. /* these modes need more than 64 MB video memory */
  103. QXL_MODE_EX(7680, 4320), /* 8k mainstream */
  104. /* these modes need more than 128 MB video memory */
  105. QXL_MODE_EX(8192, 4320), /* 8k */
  106. };
  107. static void qxl_send_events(PCIQXLDevice *d, uint32_t events);
  108. static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async);
  109. static void qxl_reset_memslots(PCIQXLDevice *d);
  110. static void qxl_reset_surfaces(PCIQXLDevice *d);
  111. static void qxl_ring_set_dirty(PCIQXLDevice *qxl);
  112. static void qxl_hw_update(void *opaque);
  113. void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...)
  114. {
  115. trace_qxl_set_guest_bug(qxl->id);
  116. qxl_send_events(qxl, QXL_INTERRUPT_ERROR);
  117. qxl->guest_bug = 1;
  118. if (qxl->guestdebug) {
  119. va_list ap;
  120. va_start(ap, msg);
  121. fprintf(stderr, "qxl-%d: guest bug: ", qxl->id);
  122. vfprintf(stderr, msg, ap);
  123. fprintf(stderr, "\n");
  124. va_end(ap);
  125. }
  126. }
  127. static void qxl_clear_guest_bug(PCIQXLDevice *qxl)
  128. {
  129. qxl->guest_bug = 0;
  130. }
  131. void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id,
  132. struct QXLRect *area, struct QXLRect *dirty_rects,
  133. uint32_t num_dirty_rects,
  134. uint32_t clear_dirty_region,
  135. qxl_async_io async, struct QXLCookie *cookie)
  136. {
  137. trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right,
  138. area->top, area->bottom);
  139. trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects,
  140. clear_dirty_region);
  141. if (async == QXL_SYNC) {
  142. spice_qxl_update_area(&qxl->ssd.qxl, surface_id, area,
  143. dirty_rects, num_dirty_rects, clear_dirty_region);
  144. } else {
  145. assert(cookie != NULL);
  146. spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area,
  147. clear_dirty_region, (uintptr_t)cookie);
  148. }
  149. }
  150. static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl,
  151. uint32_t id)
  152. {
  153. trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id);
  154. qemu_mutex_lock(&qxl->track_lock);
  155. qxl->guest_surfaces.cmds[id] = 0;
  156. qxl->guest_surfaces.count--;
  157. qemu_mutex_unlock(&qxl->track_lock);
  158. }
  159. static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id,
  160. qxl_async_io async)
  161. {
  162. QXLCookie *cookie;
  163. trace_qxl_spice_destroy_surface_wait(qxl->id, id, async);
  164. if (async) {
  165. cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  166. QXL_IO_DESTROY_SURFACE_ASYNC);
  167. cookie->u.surface_id = id;
  168. spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie);
  169. } else {
  170. spice_qxl_destroy_surface_wait(&qxl->ssd.qxl, id);
  171. qxl_spice_destroy_surface_wait_complete(qxl, id);
  172. }
  173. }
  174. static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl)
  175. {
  176. trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count,
  177. qxl->num_free_res);
  178. spice_qxl_flush_surfaces_async(&qxl->ssd.qxl,
  179. (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  180. QXL_IO_FLUSH_SURFACES_ASYNC));
  181. }
  182. void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext,
  183. uint32_t count)
  184. {
  185. trace_qxl_spice_loadvm_commands(qxl->id, ext, count);
  186. spice_qxl_loadvm_commands(&qxl->ssd.qxl, ext, count);
  187. }
  188. void qxl_spice_oom(PCIQXLDevice *qxl)
  189. {
  190. trace_qxl_spice_oom(qxl->id);
  191. spice_qxl_oom(&qxl->ssd.qxl);
  192. }
  193. void qxl_spice_reset_memslots(PCIQXLDevice *qxl)
  194. {
  195. trace_qxl_spice_reset_memslots(qxl->id);
  196. spice_qxl_reset_memslots(&qxl->ssd.qxl);
  197. }
  198. static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl)
  199. {
  200. trace_qxl_spice_destroy_surfaces_complete(qxl->id);
  201. qemu_mutex_lock(&qxl->track_lock);
  202. memset(qxl->guest_surfaces.cmds, 0,
  203. sizeof(qxl->guest_surfaces.cmds[0]) * qxl->ssd.num_surfaces);
  204. qxl->guest_surfaces.count = 0;
  205. qemu_mutex_unlock(&qxl->track_lock);
  206. }
  207. static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async)
  208. {
  209. trace_qxl_spice_destroy_surfaces(qxl->id, async);
  210. if (async) {
  211. spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl,
  212. (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  213. QXL_IO_DESTROY_ALL_SURFACES_ASYNC));
  214. } else {
  215. spice_qxl_destroy_surfaces(&qxl->ssd.qxl);
  216. qxl_spice_destroy_surfaces_complete(qxl);
  217. }
  218. }
  219. static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay)
  220. {
  221. QXLMonitorsConfig *cfg;
  222. trace_qxl_spice_monitors_config(qxl->id);
  223. if (replay) {
  224. /*
  225. * don't use QXL_COOKIE_TYPE_IO:
  226. * - we are not running yet (post_load), we will assert
  227. * in send_events
  228. * - this is not a guest io, but a reply, so async_io isn't set.
  229. */
  230. spice_qxl_monitors_config_async(&qxl->ssd.qxl,
  231. qxl->guest_monitors_config,
  232. MEMSLOT_GROUP_GUEST,
  233. (uintptr_t)qxl_cookie_new(
  234. QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG,
  235. 0));
  236. } else {
  237. #if SPICE_SERVER_VERSION < 0x000e02 /* release 0.14.2 */
  238. if (qxl->max_outputs) {
  239. spice_qxl_set_max_monitors(&qxl->ssd.qxl, qxl->max_outputs);
  240. }
  241. #endif
  242. qxl->guest_monitors_config = qxl->ram->monitors_config;
  243. spice_qxl_monitors_config_async(&qxl->ssd.qxl,
  244. qxl->ram->monitors_config,
  245. MEMSLOT_GROUP_GUEST,
  246. (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  247. QXL_IO_MONITORS_CONFIG_ASYNC));
  248. }
  249. cfg = qxl_phys2virt(qxl, qxl->guest_monitors_config, MEMSLOT_GROUP_GUEST,
  250. sizeof(QXLMonitorsConfig));
  251. if (cfg != NULL && cfg->count == 1) {
  252. qxl->guest_primary.resized = 1;
  253. qxl->guest_head0_width = cfg->heads[0].width;
  254. qxl->guest_head0_height = cfg->heads[0].height;
  255. } else {
  256. qxl->guest_head0_width = 0;
  257. qxl->guest_head0_height = 0;
  258. }
  259. }
  260. void qxl_spice_reset_image_cache(PCIQXLDevice *qxl)
  261. {
  262. trace_qxl_spice_reset_image_cache(qxl->id);
  263. spice_qxl_reset_image_cache(&qxl->ssd.qxl);
  264. }
  265. void qxl_spice_reset_cursor(PCIQXLDevice *qxl)
  266. {
  267. trace_qxl_spice_reset_cursor(qxl->id);
  268. spice_qxl_reset_cursor(&qxl->ssd.qxl);
  269. qemu_mutex_lock(&qxl->track_lock);
  270. qxl->guest_cursor = 0;
  271. qemu_mutex_unlock(&qxl->track_lock);
  272. if (qxl->ssd.cursor) {
  273. cursor_unref(qxl->ssd.cursor);
  274. }
  275. qxl->ssd.cursor = cursor_builtin_hidden();
  276. }
  277. static uint32_t qxl_crc32(const uint8_t *p, unsigned len)
  278. {
  279. /*
  280. * zlib xors the seed with 0xffffffff, and xors the result
  281. * again with 0xffffffff; Both are not done with linux's crc32,
  282. * which we want to be compatible with, so undo that.
  283. */
  284. return crc32(0xffffffff, p, len) ^ 0xffffffff;
  285. }
  286. static ram_addr_t qxl_rom_size(void)
  287. {
  288. #define QXL_REQUIRED_SZ (sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes))
  289. #define QXL_ROM_SZ 8192
  290. QEMU_BUILD_BUG_ON(QXL_REQUIRED_SZ > QXL_ROM_SZ);
  291. return QEMU_ALIGN_UP(QXL_REQUIRED_SZ, qemu_real_host_page_size());
  292. }
  293. static void init_qxl_rom(PCIQXLDevice *d)
  294. {
  295. QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar);
  296. QXLModes *modes = (QXLModes *)(rom + 1);
  297. uint32_t ram_header_size;
  298. uint32_t surface0_area_size;
  299. uint32_t num_pages;
  300. uint32_t fb;
  301. int i, n;
  302. memset(rom, 0, d->rom_size);
  303. rom->magic = cpu_to_le32(QXL_ROM_MAGIC);
  304. rom->id = cpu_to_le32(d->id);
  305. rom->log_level = cpu_to_le32(d->guestdebug);
  306. rom->modes_offset = cpu_to_le32(sizeof(QXLRom));
  307. rom->slot_gen_bits = MEMSLOT_GENERATION_BITS;
  308. rom->slot_id_bits = MEMSLOT_SLOT_BITS;
  309. rom->slots_start = 1;
  310. rom->slots_end = NUM_MEMSLOTS - 1;
  311. rom->n_surfaces = cpu_to_le32(d->ssd.num_surfaces);
  312. for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) {
  313. fb = qxl_modes[i].y_res * qxl_modes[i].stride;
  314. if (fb > d->vgamem_size) {
  315. continue;
  316. }
  317. modes->modes[n].id = cpu_to_le32(i);
  318. modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res);
  319. modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res);
  320. modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits);
  321. modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride);
  322. modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili);
  323. modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili);
  324. modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation);
  325. n++;
  326. }
  327. modes->n_modes = cpu_to_le32(n);
  328. ram_header_size = ALIGN(sizeof(QXLRam), 4096);
  329. surface0_area_size = ALIGN(d->vgamem_size, 4096);
  330. num_pages = d->vga.vram_size;
  331. num_pages -= ram_header_size;
  332. num_pages -= surface0_area_size;
  333. num_pages = num_pages / QXL_PAGE_SIZE;
  334. assert(ram_header_size + surface0_area_size <= d->vga.vram_size);
  335. rom->draw_area_offset = cpu_to_le32(0);
  336. rom->surface0_area_size = cpu_to_le32(surface0_area_size);
  337. rom->pages_offset = cpu_to_le32(surface0_area_size);
  338. rom->num_pages = cpu_to_le32(num_pages);
  339. rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size);
  340. if (d->xres && d->yres) {
  341. /* needs linux kernel 4.12+ to work */
  342. rom->client_monitors_config.count = 1;
  343. rom->client_monitors_config.heads[0].left = 0;
  344. rom->client_monitors_config.heads[0].top = 0;
  345. rom->client_monitors_config.heads[0].right = cpu_to_le32(d->xres);
  346. rom->client_monitors_config.heads[0].bottom = cpu_to_le32(d->yres);
  347. rom->client_monitors_config_crc = qxl_crc32(
  348. (const uint8_t *)&rom->client_monitors_config,
  349. sizeof(rom->client_monitors_config));
  350. }
  351. d->shadow_rom = *rom;
  352. d->rom = rom;
  353. d->modes = modes;
  354. }
  355. static void init_qxl_ram(PCIQXLDevice *d)
  356. {
  357. uint8_t *buf;
  358. uint32_t prod;
  359. QXLReleaseRing *ring;
  360. buf = d->vga.vram_ptr;
  361. d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset));
  362. d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC);
  363. d->ram->int_pending = cpu_to_le32(0);
  364. d->ram->int_mask = cpu_to_le32(0);
  365. d->ram->update_surface = 0;
  366. d->ram->monitors_config = 0;
  367. SPICE_RING_INIT(&d->ram->cmd_ring);
  368. SPICE_RING_INIT(&d->ram->cursor_ring);
  369. SPICE_RING_INIT(&d->ram->release_ring);
  370. ring = &d->ram->release_ring;
  371. prod = ring->prod & SPICE_RING_INDEX_MASK(ring);
  372. assert(prod < ARRAY_SIZE(ring->items));
  373. ring->items[prod].el = 0;
  374. qxl_ring_set_dirty(d);
  375. }
  376. /* can be called from spice server thread context */
  377. static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end)
  378. {
  379. memory_region_set_dirty(mr, addr, end - addr);
  380. }
  381. static void qxl_rom_set_dirty(PCIQXLDevice *qxl)
  382. {
  383. qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size);
  384. }
  385. /* called from spice server thread context only */
  386. static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr)
  387. {
  388. void *base = qxl->vga.vram_ptr;
  389. intptr_t offset;
  390. offset = ptr - base;
  391. assert(offset < qxl->vga.vram_size);
  392. qxl_set_dirty(&qxl->vga.vram, offset, offset + 3);
  393. }
  394. /* can be called from spice server thread context */
  395. static void qxl_ring_set_dirty(PCIQXLDevice *qxl)
  396. {
  397. ram_addr_t addr = qxl->shadow_rom.ram_header_offset;
  398. ram_addr_t end = qxl->vga.vram_size;
  399. qxl_set_dirty(&qxl->vga.vram, addr, end);
  400. }
  401. /*
  402. * keep track of some command state, for savevm/loadvm.
  403. * called from spice server thread context only
  404. */
  405. static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext)
  406. {
  407. switch (le32_to_cpu(ext->cmd.type)) {
  408. case QXL_CMD_SURFACE:
  409. {
  410. QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id,
  411. sizeof(QXLSurfaceCmd));
  412. if (!cmd) {
  413. return 1;
  414. }
  415. uint32_t id = le32_to_cpu(cmd->surface_id);
  416. if (id >= qxl->ssd.num_surfaces) {
  417. qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id,
  418. qxl->ssd.num_surfaces);
  419. return 1;
  420. }
  421. if (cmd->type == QXL_SURFACE_CMD_CREATE &&
  422. (cmd->u.surface_create.stride & 0x03) != 0) {
  423. qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE stride = %d %% 4 != 0\n",
  424. cmd->u.surface_create.stride);
  425. return 1;
  426. }
  427. WITH_QEMU_LOCK_GUARD(&qxl->track_lock) {
  428. if (cmd->type == QXL_SURFACE_CMD_CREATE) {
  429. qxl->guest_surfaces.cmds[id] = ext->cmd.data;
  430. qxl->guest_surfaces.count++;
  431. if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) {
  432. qxl->guest_surfaces.max = qxl->guest_surfaces.count;
  433. }
  434. }
  435. if (cmd->type == QXL_SURFACE_CMD_DESTROY) {
  436. qxl->guest_surfaces.cmds[id] = 0;
  437. qxl->guest_surfaces.count--;
  438. }
  439. }
  440. break;
  441. }
  442. case QXL_CMD_CURSOR:
  443. {
  444. QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id,
  445. sizeof(QXLCursorCmd));
  446. if (!cmd) {
  447. return 1;
  448. }
  449. if (cmd->type == QXL_CURSOR_SET) {
  450. qemu_mutex_lock(&qxl->track_lock);
  451. qxl->guest_cursor = ext->cmd.data;
  452. qemu_mutex_unlock(&qxl->track_lock);
  453. }
  454. if (cmd->type == QXL_CURSOR_HIDE) {
  455. qemu_mutex_lock(&qxl->track_lock);
  456. qxl->guest_cursor = 0;
  457. qemu_mutex_unlock(&qxl->track_lock);
  458. }
  459. break;
  460. }
  461. }
  462. return 0;
  463. }
  464. /* spice display interface callbacks */
  465. static void interface_attached_worker(QXLInstance *sin)
  466. {
  467. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  468. trace_qxl_interface_attach_worker(qxl->id);
  469. }
  470. #if !(SPICE_HAS_ATTACHED_WORKER)
  471. static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker)
  472. {
  473. interface_attached_worker(sin);
  474. }
  475. #endif
  476. static void interface_set_compression_level(QXLInstance *sin, int level)
  477. {
  478. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  479. trace_qxl_interface_set_compression_level(qxl->id, level);
  480. qxl->shadow_rom.compression_level = cpu_to_le32(level);
  481. qxl->rom->compression_level = cpu_to_le32(level);
  482. qxl_rom_set_dirty(qxl);
  483. }
  484. static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info)
  485. {
  486. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  487. trace_qxl_interface_get_init_info(qxl->id);
  488. info->memslot_gen_bits = MEMSLOT_GENERATION_BITS;
  489. info->memslot_id_bits = MEMSLOT_SLOT_BITS;
  490. info->num_memslots = NUM_MEMSLOTS;
  491. info->num_memslots_groups = NUM_MEMSLOTS_GROUPS;
  492. info->internal_groupslot_id = 0;
  493. info->qxl_ram_size =
  494. le32_to_cpu(qxl->shadow_rom.num_pages) << QXL_PAGE_BITS;
  495. info->n_surfaces = qxl->ssd.num_surfaces;
  496. }
  497. static const char *qxl_mode_to_string(int mode)
  498. {
  499. switch (mode) {
  500. case QXL_MODE_COMPAT:
  501. return "compat";
  502. case QXL_MODE_NATIVE:
  503. return "native";
  504. case QXL_MODE_UNDEFINED:
  505. return "undefined";
  506. case QXL_MODE_VGA:
  507. return "vga";
  508. }
  509. return "INVALID";
  510. }
  511. static const char *io_port_to_string(uint32_t io_port)
  512. {
  513. if (io_port >= QXL_IO_RANGE_SIZE) {
  514. return "out of range";
  515. }
  516. static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = {
  517. [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD",
  518. [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR",
  519. [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA",
  520. [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ",
  521. [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM",
  522. [QXL_IO_RESET] = "QXL_IO_RESET",
  523. [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE",
  524. [QXL_IO_LOG] = "QXL_IO_LOG",
  525. [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD",
  526. [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL",
  527. [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY",
  528. [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY",
  529. [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY",
  530. [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY",
  531. [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT",
  532. [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES",
  533. [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC",
  534. [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC",
  535. [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC",
  536. [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC",
  537. [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC",
  538. [QXL_IO_DESTROY_ALL_SURFACES_ASYNC]
  539. = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC",
  540. [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC",
  541. [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE",
  542. [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC",
  543. };
  544. return io_port_to_string[io_port];
  545. }
  546. /* called from spice server thread context only */
  547. static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext)
  548. {
  549. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  550. SimpleSpiceUpdate *update;
  551. QXLCommandRing *ring;
  552. QXLCommand *cmd;
  553. int notify, ret;
  554. trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode));
  555. switch (qxl->mode) {
  556. case QXL_MODE_VGA:
  557. ret = false;
  558. qemu_mutex_lock(&qxl->ssd.lock);
  559. update = QTAILQ_FIRST(&qxl->ssd.updates);
  560. if (update != NULL) {
  561. QTAILQ_REMOVE(&qxl->ssd.updates, update, next);
  562. *ext = update->ext;
  563. ret = true;
  564. }
  565. qemu_mutex_unlock(&qxl->ssd.lock);
  566. if (ret) {
  567. trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
  568. qxl_log_command(qxl, "vga", ext);
  569. }
  570. return ret;
  571. case QXL_MODE_COMPAT:
  572. case QXL_MODE_NATIVE:
  573. case QXL_MODE_UNDEFINED:
  574. ring = &qxl->ram->cmd_ring;
  575. if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) {
  576. return false;
  577. }
  578. SPICE_RING_CONS_ITEM(qxl, ring, cmd);
  579. if (!cmd) {
  580. return false;
  581. }
  582. ext->cmd = *cmd;
  583. ext->group_id = MEMSLOT_GROUP_GUEST;
  584. ext->flags = qxl->cmdflags;
  585. SPICE_RING_POP(ring, notify);
  586. qxl_ring_set_dirty(qxl);
  587. if (notify) {
  588. qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY);
  589. }
  590. qxl->guest_primary.commands++;
  591. qxl_track_command(qxl, ext);
  592. qxl_log_command(qxl, "cmd", ext);
  593. trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
  594. return true;
  595. default:
  596. return false;
  597. }
  598. }
  599. /* called from spice server thread context only */
  600. static int interface_req_cmd_notification(QXLInstance *sin)
  601. {
  602. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  603. int wait = 1;
  604. trace_qxl_ring_command_req_notification(qxl->id);
  605. switch (qxl->mode) {
  606. case QXL_MODE_COMPAT:
  607. case QXL_MODE_NATIVE:
  608. case QXL_MODE_UNDEFINED:
  609. SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait);
  610. qxl_ring_set_dirty(qxl);
  611. break;
  612. default:
  613. /* nothing */
  614. break;
  615. }
  616. return wait;
  617. }
  618. /* called from spice server thread context only */
  619. static inline void qxl_push_free_res(PCIQXLDevice *d, int flush)
  620. {
  621. QXLReleaseRing *ring = &d->ram->release_ring;
  622. uint32_t prod;
  623. int notify;
  624. #define QXL_FREE_BUNCH_SIZE 32
  625. if (ring->prod - ring->cons + 1 == ring->num_items) {
  626. /* ring full -- can't push */
  627. return;
  628. }
  629. if (!flush && d->oom_running) {
  630. /* collect everything from oom handler before pushing */
  631. return;
  632. }
  633. if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) {
  634. /* collect a bit more before pushing */
  635. return;
  636. }
  637. SPICE_RING_PUSH(ring, notify);
  638. trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode),
  639. d->guest_surfaces.count, d->num_free_res,
  640. d->last_release, notify ? "yes" : "no");
  641. trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons,
  642. ring->num_items, ring->prod, ring->cons);
  643. if (notify) {
  644. qxl_send_events(d, QXL_INTERRUPT_DISPLAY);
  645. }
  646. ring = &d->ram->release_ring;
  647. prod = ring->prod & SPICE_RING_INDEX_MASK(ring);
  648. if (prod >= ARRAY_SIZE(ring->items)) {
  649. qxl_set_guest_bug(d, "SPICE_RING_PROD_ITEM indices mismatch "
  650. "%u >= %zu", prod, ARRAY_SIZE(ring->items));
  651. return;
  652. }
  653. ring->items[prod].el = 0;
  654. d->num_free_res = 0;
  655. d->last_release = NULL;
  656. qxl_ring_set_dirty(d);
  657. }
  658. /* called from spice server thread context only */
  659. static void interface_release_resource(QXLInstance *sin,
  660. QXLReleaseInfoExt ext)
  661. {
  662. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  663. QXLReleaseRing *ring;
  664. uint32_t prod;
  665. uint64_t id;
  666. if (!ext.info) {
  667. return;
  668. }
  669. if (ext.group_id == MEMSLOT_GROUP_HOST) {
  670. /* host group -> vga mode update request */
  671. QXLCommandExt *cmdext = (void *)(intptr_t)(ext.info->id);
  672. SimpleSpiceUpdate *update;
  673. g_assert(cmdext->cmd.type == QXL_CMD_DRAW);
  674. update = container_of(cmdext, SimpleSpiceUpdate, ext);
  675. qemu_spice_destroy_update(&qxl->ssd, update);
  676. return;
  677. }
  678. /*
  679. * ext->info points into guest-visible memory
  680. * pci bar 0, $command.release_info
  681. */
  682. ring = &qxl->ram->release_ring;
  683. prod = ring->prod & SPICE_RING_INDEX_MASK(ring);
  684. if (prod >= ARRAY_SIZE(ring->items)) {
  685. qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch "
  686. "%u >= %zu", prod, ARRAY_SIZE(ring->items));
  687. return;
  688. }
  689. if (ring->items[prod].el == 0) {
  690. /* stick head into the ring */
  691. id = ext.info->id;
  692. ext.info->next = 0;
  693. qxl_ram_set_dirty(qxl, &ext.info->next);
  694. ring->items[prod].el = id;
  695. qxl_ring_set_dirty(qxl);
  696. } else {
  697. /* append item to the list */
  698. qxl->last_release->next = ext.info->id;
  699. qxl_ram_set_dirty(qxl, &qxl->last_release->next);
  700. ext.info->next = 0;
  701. qxl_ram_set_dirty(qxl, &ext.info->next);
  702. }
  703. qxl->last_release = ext.info;
  704. qxl->num_free_res++;
  705. trace_qxl_ring_res_put(qxl->id, qxl->num_free_res);
  706. qxl_push_free_res(qxl, 0);
  707. }
  708. /* called from spice server thread context only */
  709. static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext)
  710. {
  711. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  712. QXLCursorRing *ring;
  713. QXLCommand *cmd;
  714. int notify;
  715. trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode));
  716. switch (qxl->mode) {
  717. case QXL_MODE_COMPAT:
  718. case QXL_MODE_NATIVE:
  719. case QXL_MODE_UNDEFINED:
  720. ring = &qxl->ram->cursor_ring;
  721. if (SPICE_RING_IS_EMPTY(ring)) {
  722. return false;
  723. }
  724. SPICE_RING_CONS_ITEM(qxl, ring, cmd);
  725. if (!cmd) {
  726. return false;
  727. }
  728. ext->cmd = *cmd;
  729. ext->group_id = MEMSLOT_GROUP_GUEST;
  730. ext->flags = qxl->cmdflags;
  731. SPICE_RING_POP(ring, notify);
  732. qxl_ring_set_dirty(qxl);
  733. if (notify) {
  734. qxl_send_events(qxl, QXL_INTERRUPT_CURSOR);
  735. }
  736. qxl->guest_primary.commands++;
  737. qxl_track_command(qxl, ext);
  738. qxl_log_command(qxl, "csr", ext);
  739. if (qxl->have_vga) {
  740. qxl_render_cursor(qxl, ext);
  741. }
  742. trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode));
  743. return true;
  744. default:
  745. return false;
  746. }
  747. }
  748. /* called from spice server thread context only */
  749. static int interface_req_cursor_notification(QXLInstance *sin)
  750. {
  751. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  752. int wait = 1;
  753. trace_qxl_ring_cursor_req_notification(qxl->id);
  754. switch (qxl->mode) {
  755. case QXL_MODE_COMPAT:
  756. case QXL_MODE_NATIVE:
  757. case QXL_MODE_UNDEFINED:
  758. SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait);
  759. qxl_ring_set_dirty(qxl);
  760. break;
  761. default:
  762. /* nothing */
  763. break;
  764. }
  765. return wait;
  766. }
  767. /* called from spice server thread context */
  768. static void interface_notify_update(QXLInstance *sin, uint32_t update_id)
  769. {
  770. /*
  771. * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in
  772. * use by xf86-video-qxl and is defined out in the qxl windows driver.
  773. * Probably was at some earlier version that is prior to git start (2009),
  774. * and is still guest trigerrable.
  775. */
  776. fprintf(stderr, "%s: deprecated\n", __func__);
  777. }
  778. /* called from spice server thread context only */
  779. static int interface_flush_resources(QXLInstance *sin)
  780. {
  781. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  782. int ret;
  783. ret = qxl->num_free_res;
  784. if (ret) {
  785. qxl_push_free_res(qxl, 1);
  786. }
  787. return ret;
  788. }
  789. static void qxl_create_guest_primary_complete(PCIQXLDevice *d);
  790. /* called from spice server thread context only */
  791. static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie)
  792. {
  793. uint32_t current_async;
  794. qemu_mutex_lock(&qxl->async_lock);
  795. current_async = qxl->current_async;
  796. qxl->current_async = QXL_UNDEFINED_IO;
  797. qemu_mutex_unlock(&qxl->async_lock);
  798. trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie);
  799. if (!cookie) {
  800. fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__);
  801. return;
  802. }
  803. if (cookie && current_async != cookie->io) {
  804. fprintf(stderr,
  805. "qxl: %s: error: current_async = %d != %"
  806. PRId64 " = cookie->io\n", __func__, current_async, cookie->io);
  807. }
  808. switch (current_async) {
  809. case QXL_IO_MEMSLOT_ADD_ASYNC:
  810. case QXL_IO_DESTROY_PRIMARY_ASYNC:
  811. case QXL_IO_UPDATE_AREA_ASYNC:
  812. case QXL_IO_FLUSH_SURFACES_ASYNC:
  813. case QXL_IO_MONITORS_CONFIG_ASYNC:
  814. break;
  815. case QXL_IO_CREATE_PRIMARY_ASYNC:
  816. qxl_create_guest_primary_complete(qxl);
  817. break;
  818. case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
  819. qxl_spice_destroy_surfaces_complete(qxl);
  820. break;
  821. case QXL_IO_DESTROY_SURFACE_ASYNC:
  822. qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id);
  823. break;
  824. default:
  825. fprintf(stderr, "qxl: %s: unexpected current_async %u\n", __func__,
  826. current_async);
  827. }
  828. qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD);
  829. }
  830. /* called from spice server thread context only */
  831. static void interface_update_area_complete(QXLInstance *sin,
  832. uint32_t surface_id,
  833. QXLRect *dirty, uint32_t num_updated_rects)
  834. {
  835. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  836. int i;
  837. int qxl_i;
  838. QEMU_LOCK_GUARD(&qxl->ssd.lock);
  839. if (surface_id != 0 || !num_updated_rects ||
  840. !qxl->render_update_cookie_num) {
  841. return;
  842. }
  843. trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left,
  844. dirty->right, dirty->top, dirty->bottom);
  845. trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects);
  846. if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) {
  847. /*
  848. * overflow - treat this as a full update. Not expected to be common.
  849. */
  850. trace_qxl_interface_update_area_complete_overflow(qxl->id,
  851. QXL_NUM_DIRTY_RECTS);
  852. qxl->guest_primary.resized = 1;
  853. }
  854. if (qxl->guest_primary.resized) {
  855. /*
  856. * Don't bother copying or scheduling the bh since we will flip
  857. * the whole area anyway on completion of the update_area async call
  858. */
  859. return;
  860. }
  861. qxl_i = qxl->num_dirty_rects;
  862. for (i = 0; i < num_updated_rects; i++) {
  863. qxl->dirty[qxl_i++] = dirty[i];
  864. }
  865. qxl->num_dirty_rects += num_updated_rects;
  866. trace_qxl_interface_update_area_complete_schedule_bh(qxl->id,
  867. qxl->num_dirty_rects);
  868. qemu_bh_schedule(qxl->update_area_bh);
  869. }
  870. /* called from spice server thread context only */
  871. static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token)
  872. {
  873. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  874. QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token;
  875. switch (cookie->type) {
  876. case QXL_COOKIE_TYPE_IO:
  877. interface_async_complete_io(qxl, cookie);
  878. g_free(cookie);
  879. break;
  880. case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA:
  881. qxl_render_update_area_done(qxl, cookie);
  882. break;
  883. case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG:
  884. break;
  885. default:
  886. fprintf(stderr, "qxl: %s: unexpected cookie type %d\n",
  887. __func__, cookie->type);
  888. g_free(cookie);
  889. }
  890. }
  891. /* called from spice server thread context only */
  892. static void interface_set_client_capabilities(QXLInstance *sin,
  893. uint8_t client_present,
  894. uint8_t caps[58])
  895. {
  896. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  897. if (qxl->revision < 4) {
  898. trace_qxl_set_client_capabilities_unsupported_by_revision(qxl->id,
  899. qxl->revision);
  900. return;
  901. }
  902. if (runstate_check(RUN_STATE_INMIGRATE) ||
  903. runstate_check(RUN_STATE_POSTMIGRATE)) {
  904. return;
  905. }
  906. qxl->shadow_rom.client_present = client_present;
  907. memcpy(qxl->shadow_rom.client_capabilities, caps,
  908. sizeof(qxl->shadow_rom.client_capabilities));
  909. qxl->rom->client_present = client_present;
  910. memcpy(qxl->rom->client_capabilities, caps,
  911. sizeof(qxl->rom->client_capabilities));
  912. qxl_rom_set_dirty(qxl);
  913. qxl_send_events(qxl, QXL_INTERRUPT_CLIENT);
  914. }
  915. static bool qxl_rom_monitors_config_changed(QXLRom *rom,
  916. VDAgentMonitorsConfig *monitors_config,
  917. unsigned int max_outputs)
  918. {
  919. int i;
  920. unsigned int monitors_count;
  921. monitors_count = MIN(monitors_config->num_of_monitors, max_outputs);
  922. if (rom->client_monitors_config.count != monitors_count) {
  923. return true;
  924. }
  925. for (i = 0 ; i < rom->client_monitors_config.count ; ++i) {
  926. VDAgentMonConfig *monitor = &monitors_config->monitors[i];
  927. QXLURect *rect = &rom->client_monitors_config.heads[i];
  928. /* monitor->depth ignored */
  929. if ((rect->left != monitor->x) ||
  930. (rect->top != monitor->y) ||
  931. (rect->right != monitor->x + monitor->width) ||
  932. (rect->bottom != monitor->y + monitor->height)) {
  933. return true;
  934. }
  935. }
  936. return false;
  937. }
  938. /* called from main context only */
  939. static int interface_client_monitors_config(QXLInstance *sin,
  940. VDAgentMonitorsConfig *monitors_config)
  941. {
  942. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  943. QXLRom *rom = memory_region_get_ram_ptr(&qxl->rom_bar);
  944. int i;
  945. unsigned max_outputs = ARRAY_SIZE(rom->client_monitors_config.heads);
  946. bool config_changed = false;
  947. if (qxl->revision < 4) {
  948. trace_qxl_client_monitors_config_unsupported_by_device(qxl->id,
  949. qxl->revision);
  950. return 0;
  951. }
  952. /*
  953. * Older windows drivers set int_mask to 0 when their ISR is called,
  954. * then later set it to ~0. So it doesn't relate to the actual interrupts
  955. * handled. However, they are old, so clearly they don't support this
  956. * interrupt
  957. */
  958. if (qxl->ram->int_mask == 0 || qxl->ram->int_mask == ~0 ||
  959. !(qxl->ram->int_mask & QXL_INTERRUPT_CLIENT_MONITORS_CONFIG)) {
  960. trace_qxl_client_monitors_config_unsupported_by_guest(qxl->id,
  961. qxl->ram->int_mask,
  962. monitors_config);
  963. return 0;
  964. }
  965. if (!monitors_config) {
  966. return 1;
  967. }
  968. /* limit number of outputs based on setting limit */
  969. if (qxl->max_outputs && qxl->max_outputs <= max_outputs) {
  970. max_outputs = qxl->max_outputs;
  971. }
  972. config_changed = qxl_rom_monitors_config_changed(rom,
  973. monitors_config,
  974. max_outputs);
  975. memset(&rom->client_monitors_config, 0,
  976. sizeof(rom->client_monitors_config));
  977. rom->client_monitors_config.count = monitors_config->num_of_monitors;
  978. /* monitors_config->flags ignored */
  979. if (rom->client_monitors_config.count >= max_outputs) {
  980. trace_qxl_client_monitors_config_capped(qxl->id,
  981. monitors_config->num_of_monitors,
  982. max_outputs);
  983. rom->client_monitors_config.count = max_outputs;
  984. }
  985. for (i = 0 ; i < rom->client_monitors_config.count ; ++i) {
  986. VDAgentMonConfig *monitor = &monitors_config->monitors[i];
  987. QXLURect *rect = &rom->client_monitors_config.heads[i];
  988. /* monitor->depth ignored */
  989. rect->left = monitor->x;
  990. rect->top = monitor->y;
  991. rect->right = monitor->x + monitor->width;
  992. rect->bottom = monitor->y + monitor->height;
  993. }
  994. rom->client_monitors_config_crc = qxl_crc32(
  995. (const uint8_t *)&rom->client_monitors_config,
  996. sizeof(rom->client_monitors_config));
  997. trace_qxl_client_monitors_config_crc(qxl->id,
  998. sizeof(rom->client_monitors_config),
  999. rom->client_monitors_config_crc);
  1000. trace_qxl_interrupt_client_monitors_config(qxl->id,
  1001. rom->client_monitors_config.count,
  1002. rom->client_monitors_config.heads);
  1003. if (config_changed) {
  1004. qxl_send_events(qxl, QXL_INTERRUPT_CLIENT_MONITORS_CONFIG);
  1005. }
  1006. return 1;
  1007. }
  1008. static const QXLInterface qxl_interface = {
  1009. .base.type = SPICE_INTERFACE_QXL,
  1010. .base.description = "qxl gpu",
  1011. .base.major_version = SPICE_INTERFACE_QXL_MAJOR,
  1012. .base.minor_version = SPICE_INTERFACE_QXL_MINOR,
  1013. #if SPICE_HAS_ATTACHED_WORKER
  1014. .attached_worker = interface_attached_worker,
  1015. #else
  1016. .attache_worker = interface_attach_worker,
  1017. #endif
  1018. .set_compression_level = interface_set_compression_level,
  1019. .get_init_info = interface_get_init_info,
  1020. /* the callbacks below are called from spice server thread context */
  1021. .get_command = interface_get_command,
  1022. .req_cmd_notification = interface_req_cmd_notification,
  1023. .release_resource = interface_release_resource,
  1024. .get_cursor_command = interface_get_cursor_command,
  1025. .req_cursor_notification = interface_req_cursor_notification,
  1026. .notify_update = interface_notify_update,
  1027. .flush_resources = interface_flush_resources,
  1028. .async_complete = interface_async_complete,
  1029. .update_area_complete = interface_update_area_complete,
  1030. .set_client_capabilities = interface_set_client_capabilities,
  1031. .client_monitors_config = interface_client_monitors_config,
  1032. };
  1033. static const GraphicHwOps qxl_ops = {
  1034. .gfx_update = qxl_hw_update,
  1035. .gfx_update_async = true,
  1036. };
  1037. static void qxl_enter_vga_mode(PCIQXLDevice *d)
  1038. {
  1039. if (d->mode == QXL_MODE_VGA) {
  1040. return;
  1041. }
  1042. trace_qxl_enter_vga_mode(d->id);
  1043. spice_qxl_driver_unload(&d->ssd.qxl);
  1044. graphic_console_set_hwops(d->ssd.dcl.con, d->vga.hw_ops, &d->vga);
  1045. update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_DEFAULT);
  1046. qemu_spice_create_host_primary(&d->ssd);
  1047. d->mode = QXL_MODE_VGA;
  1048. qemu_spice_display_switch(&d->ssd, d->ssd.ds);
  1049. vga_dirty_log_start(&d->vga);
  1050. graphic_hw_update(d->vga.con);
  1051. }
  1052. static void qxl_exit_vga_mode(PCIQXLDevice *d)
  1053. {
  1054. if (d->mode != QXL_MODE_VGA) {
  1055. return;
  1056. }
  1057. trace_qxl_exit_vga_mode(d->id);
  1058. graphic_console_set_hwops(d->ssd.dcl.con, &qxl_ops, d);
  1059. update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_IDLE);
  1060. vga_dirty_log_stop(&d->vga);
  1061. qxl_destroy_primary(d, QXL_SYNC);
  1062. }
  1063. static void qxl_update_irq(PCIQXLDevice *d)
  1064. {
  1065. uint32_t pending = le32_to_cpu(d->ram->int_pending);
  1066. uint32_t mask = le32_to_cpu(d->ram->int_mask);
  1067. int level = !!(pending & mask);
  1068. pci_set_irq(&d->pci, level);
  1069. qxl_ring_set_dirty(d);
  1070. }
  1071. static void qxl_check_state(PCIQXLDevice *d)
  1072. {
  1073. QXLRam *ram = d->ram;
  1074. int spice_display_running = qemu_spice_display_is_running(&d->ssd);
  1075. assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring));
  1076. assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring));
  1077. }
  1078. static void qxl_reset_state(PCIQXLDevice *d)
  1079. {
  1080. QXLRom *rom = d->rom;
  1081. qxl_check_state(d);
  1082. d->shadow_rom.update_id = cpu_to_le32(0);
  1083. *rom = d->shadow_rom;
  1084. qxl_rom_set_dirty(d);
  1085. init_qxl_ram(d);
  1086. d->num_free_res = 0;
  1087. d->last_release = NULL;
  1088. memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
  1089. qxl_update_irq(d);
  1090. }
  1091. static void qxl_soft_reset(PCIQXLDevice *d)
  1092. {
  1093. trace_qxl_soft_reset(d->id);
  1094. qxl_check_state(d);
  1095. qxl_clear_guest_bug(d);
  1096. qemu_mutex_lock(&d->async_lock);
  1097. d->current_async = QXL_UNDEFINED_IO;
  1098. qemu_mutex_unlock(&d->async_lock);
  1099. if (d->have_vga) {
  1100. qxl_enter_vga_mode(d);
  1101. } else {
  1102. d->mode = QXL_MODE_UNDEFINED;
  1103. }
  1104. }
  1105. static void qxl_hard_reset(PCIQXLDevice *d, int loadvm)
  1106. {
  1107. bool startstop = qemu_spice_display_is_running(&d->ssd);
  1108. trace_qxl_hard_reset(d->id, loadvm);
  1109. if (startstop) {
  1110. qemu_spice_display_stop();
  1111. }
  1112. qxl_spice_reset_cursor(d);
  1113. qxl_spice_reset_image_cache(d);
  1114. qxl_reset_surfaces(d);
  1115. qxl_reset_memslots(d);
  1116. /* pre loadvm reset must not touch QXLRam. This lives in
  1117. * device memory, is migrated together with RAM and thus
  1118. * already loaded at this point */
  1119. if (!loadvm) {
  1120. qxl_reset_state(d);
  1121. }
  1122. qemu_spice_create_host_memslot(&d->ssd);
  1123. qxl_soft_reset(d);
  1124. if (startstop) {
  1125. qemu_spice_display_start();
  1126. }
  1127. }
  1128. static void qxl_reset_handler(DeviceState *dev)
  1129. {
  1130. PCIQXLDevice *d = PCI_QXL(PCI_DEVICE(dev));
  1131. qxl_hard_reset(d, 0);
  1132. }
  1133. static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  1134. {
  1135. VGACommonState *vga = opaque;
  1136. PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga);
  1137. trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val);
  1138. if (qxl->mode != QXL_MODE_VGA &&
  1139. qxl->revision <= QXL_REVISION_STABLE_V12) {
  1140. qxl_destroy_primary(qxl, QXL_SYNC);
  1141. qxl_soft_reset(qxl);
  1142. }
  1143. vga_ioport_write(opaque, addr, val);
  1144. }
  1145. static const MemoryRegionPortio qxl_vga_portio_list[] = {
  1146. { 0x04, 2, 1, .read = vga_ioport_read,
  1147. .write = qxl_vga_ioport_write }, /* 3b4 */
  1148. { 0x0a, 1, 1, .read = vga_ioport_read,
  1149. .write = qxl_vga_ioport_write }, /* 3ba */
  1150. { 0x10, 16, 1, .read = vga_ioport_read,
  1151. .write = qxl_vga_ioport_write }, /* 3c0 */
  1152. { 0x24, 2, 1, .read = vga_ioport_read,
  1153. .write = qxl_vga_ioport_write }, /* 3d4 */
  1154. { 0x2a, 1, 1, .read = vga_ioport_read,
  1155. .write = qxl_vga_ioport_write }, /* 3da */
  1156. PORTIO_END_OF_LIST(),
  1157. };
  1158. static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta,
  1159. qxl_async_io async)
  1160. {
  1161. static const int regions[] = {
  1162. QXL_RAM_RANGE_INDEX,
  1163. QXL_VRAM_RANGE_INDEX,
  1164. QXL_VRAM64_RANGE_INDEX,
  1165. };
  1166. uint64_t guest_start;
  1167. uint64_t guest_end;
  1168. int pci_region;
  1169. pcibus_t pci_start;
  1170. pcibus_t pci_end;
  1171. MemoryRegion *mr;
  1172. intptr_t virt_start;
  1173. QXLDevMemSlot memslot;
  1174. int i;
  1175. guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start);
  1176. guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end);
  1177. trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end);
  1178. if (slot_id >= NUM_MEMSLOTS) {
  1179. qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__,
  1180. slot_id, NUM_MEMSLOTS);
  1181. return 1;
  1182. }
  1183. if (guest_start > guest_end) {
  1184. qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64
  1185. " > 0x%" PRIx64, __func__, guest_start, guest_end);
  1186. return 1;
  1187. }
  1188. for (i = 0; i < ARRAY_SIZE(regions); i++) {
  1189. pci_region = regions[i];
  1190. pci_start = d->pci.io_regions[pci_region].addr;
  1191. pci_end = pci_start + d->pci.io_regions[pci_region].size;
  1192. /* mapped? */
  1193. if (pci_start == -1) {
  1194. continue;
  1195. }
  1196. /* start address in range ? */
  1197. if (guest_start < pci_start || guest_start > pci_end) {
  1198. continue;
  1199. }
  1200. /* end address in range ? */
  1201. if (guest_end > pci_end) {
  1202. continue;
  1203. }
  1204. /* passed */
  1205. break;
  1206. }
  1207. if (i == ARRAY_SIZE(regions)) {
  1208. qxl_set_guest_bug(d, "%s: finished loop without match", __func__);
  1209. return 1;
  1210. }
  1211. switch (pci_region) {
  1212. case QXL_RAM_RANGE_INDEX:
  1213. mr = &d->vga.vram;
  1214. break;
  1215. case QXL_VRAM_RANGE_INDEX:
  1216. case 4 /* vram 64bit */:
  1217. mr = &d->vram_bar;
  1218. break;
  1219. default:
  1220. /* should not happen */
  1221. qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region);
  1222. return 1;
  1223. }
  1224. assert(guest_end - pci_start <= memory_region_size(mr));
  1225. virt_start = (intptr_t)memory_region_get_ram_ptr(mr);
  1226. memslot.slot_id = slot_id;
  1227. memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */
  1228. memslot.virt_start = virt_start + (guest_start - pci_start);
  1229. memslot.virt_end = virt_start + (guest_end - pci_start);
  1230. memslot.addr_delta = memslot.virt_start - delta;
  1231. memslot.generation = d->rom->slot_generation = 0;
  1232. qxl_rom_set_dirty(d);
  1233. qemu_spice_add_memslot(&d->ssd, &memslot, async);
  1234. d->guest_slots[slot_id].mr = mr;
  1235. d->guest_slots[slot_id].offset = memslot.virt_start - virt_start;
  1236. d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start;
  1237. d->guest_slots[slot_id].delta = delta;
  1238. d->guest_slots[slot_id].active = 1;
  1239. return 0;
  1240. }
  1241. static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id)
  1242. {
  1243. qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id);
  1244. d->guest_slots[slot_id].active = 0;
  1245. }
  1246. static void qxl_reset_memslots(PCIQXLDevice *d)
  1247. {
  1248. qxl_spice_reset_memslots(d);
  1249. memset(&d->guest_slots, 0, sizeof(d->guest_slots));
  1250. }
  1251. static void qxl_reset_surfaces(PCIQXLDevice *d)
  1252. {
  1253. trace_qxl_reset_surfaces(d->id);
  1254. d->mode = QXL_MODE_UNDEFINED;
  1255. qxl_spice_destroy_surfaces(d, QXL_SYNC);
  1256. }
  1257. /* can be also called from spice server thread context */
  1258. static bool qxl_get_check_slot_offset(PCIQXLDevice *qxl, QXLPHYSICAL pqxl,
  1259. uint32_t *s, uint64_t *o,
  1260. size_t size_requested)
  1261. {
  1262. uint64_t phys = le64_to_cpu(pqxl);
  1263. uint32_t slot = (phys >> (64 - 8)) & 0xff;
  1264. uint64_t offset = phys & 0xffffffffffff;
  1265. uint64_t size_available;
  1266. if (slot >= NUM_MEMSLOTS) {
  1267. qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot,
  1268. NUM_MEMSLOTS);
  1269. return false;
  1270. }
  1271. if (!qxl->guest_slots[slot].active) {
  1272. qxl_set_guest_bug(qxl, "inactive slot %d\n", slot);
  1273. return false;
  1274. }
  1275. if (offset < qxl->guest_slots[slot].delta) {
  1276. qxl_set_guest_bug(qxl,
  1277. "slot %d offset %"PRIu64" < delta %"PRIu64"\n",
  1278. slot, offset, qxl->guest_slots[slot].delta);
  1279. return false;
  1280. }
  1281. offset -= qxl->guest_slots[slot].delta;
  1282. if (offset > qxl->guest_slots[slot].size) {
  1283. qxl_set_guest_bug(qxl,
  1284. "slot %d offset %"PRIu64" > size %"PRIu64"\n",
  1285. slot, offset, qxl->guest_slots[slot].size);
  1286. return false;
  1287. }
  1288. size_available = memory_region_size(qxl->guest_slots[slot].mr);
  1289. if (qxl->guest_slots[slot].offset + offset >= size_available) {
  1290. qxl_set_guest_bug(qxl,
  1291. "slot %d offset %"PRIu64" > region size %"PRIu64"\n",
  1292. slot, qxl->guest_slots[slot].offset + offset,
  1293. size_available);
  1294. return false;
  1295. }
  1296. size_available -= qxl->guest_slots[slot].offset + offset;
  1297. if (size_requested > size_available) {
  1298. qxl_set_guest_bug(qxl,
  1299. "slot %d offset %"PRIu64" size %zu: "
  1300. "overrun by %"PRIu64" bytes\n",
  1301. slot, offset, size_requested,
  1302. size_requested - size_available);
  1303. return false;
  1304. }
  1305. *s = slot;
  1306. *o = offset;
  1307. return true;
  1308. }
  1309. /* can be also called from spice server thread context */
  1310. void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id,
  1311. size_t size)
  1312. {
  1313. uint64_t offset;
  1314. uint32_t slot;
  1315. void *ptr;
  1316. switch (group_id) {
  1317. case MEMSLOT_GROUP_HOST:
  1318. offset = le64_to_cpu(pqxl) & 0xffffffffffff;
  1319. return (void *)(intptr_t)offset;
  1320. case MEMSLOT_GROUP_GUEST:
  1321. if (!qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset, size)) {
  1322. return NULL;
  1323. }
  1324. ptr = memory_region_get_ram_ptr(qxl->guest_slots[slot].mr);
  1325. ptr += qxl->guest_slots[slot].offset;
  1326. ptr += offset;
  1327. return ptr;
  1328. }
  1329. return NULL;
  1330. }
  1331. static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl)
  1332. {
  1333. /* for local rendering */
  1334. qxl_render_resize(qxl);
  1335. }
  1336. static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm,
  1337. qxl_async_io async)
  1338. {
  1339. QXLDevSurfaceCreate surface;
  1340. QXLSurfaceCreate *sc = &qxl->guest_primary.surface;
  1341. uint32_t requested_height = le32_to_cpu(sc->height);
  1342. int requested_stride = le32_to_cpu(sc->stride);
  1343. if (requested_stride == INT32_MIN ||
  1344. abs(requested_stride) * (uint64_t)requested_height
  1345. > qxl->vgamem_size) {
  1346. qxl_set_guest_bug(qxl, "%s: requested primary larger than framebuffer"
  1347. " stride %d x height %" PRIu32 " > %" PRIu32,
  1348. __func__, requested_stride, requested_height,
  1349. qxl->vgamem_size);
  1350. return;
  1351. }
  1352. if (qxl->mode == QXL_MODE_NATIVE) {
  1353. qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE",
  1354. __func__);
  1355. }
  1356. qxl_exit_vga_mode(qxl);
  1357. surface.format = le32_to_cpu(sc->format);
  1358. surface.height = le32_to_cpu(sc->height);
  1359. surface.mem = le64_to_cpu(sc->mem);
  1360. surface.position = le32_to_cpu(sc->position);
  1361. surface.stride = le32_to_cpu(sc->stride);
  1362. surface.width = le32_to_cpu(sc->width);
  1363. surface.type = le32_to_cpu(sc->type);
  1364. surface.flags = le32_to_cpu(sc->flags);
  1365. trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem,
  1366. sc->format, sc->position);
  1367. trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type,
  1368. sc->flags);
  1369. if ((surface.stride & 0x3) != 0) {
  1370. qxl_set_guest_bug(qxl, "primary surface stride = %d %% 4 != 0",
  1371. surface.stride);
  1372. return;
  1373. }
  1374. surface.mouse_mode = true;
  1375. surface.group_id = MEMSLOT_GROUP_GUEST;
  1376. if (loadvm) {
  1377. surface.flags |= QXL_SURF_FLAG_KEEP_DATA;
  1378. }
  1379. qxl->mode = QXL_MODE_NATIVE;
  1380. qxl->cmdflags = 0;
  1381. qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async);
  1382. if (async == QXL_SYNC) {
  1383. qxl_create_guest_primary_complete(qxl);
  1384. }
  1385. }
  1386. /* return 1 if surface destroy was initiated (in QXL_ASYNC case) or
  1387. * done (in QXL_SYNC case), 0 otherwise. */
  1388. static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async)
  1389. {
  1390. if (d->mode == QXL_MODE_UNDEFINED) {
  1391. return 0;
  1392. }
  1393. trace_qxl_destroy_primary(d->id);
  1394. d->mode = QXL_MODE_UNDEFINED;
  1395. qemu_spice_destroy_primary_surface(&d->ssd, 0, async);
  1396. qxl_spice_reset_cursor(d);
  1397. return 1;
  1398. }
  1399. static void qxl_set_mode(PCIQXLDevice *d, unsigned int modenr, int loadvm)
  1400. {
  1401. pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
  1402. pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start;
  1403. QXLMode *mode = d->modes->modes + modenr;
  1404. uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
  1405. QXLMemSlot slot = {
  1406. .mem_start = start,
  1407. .mem_end = end
  1408. };
  1409. if (modenr >= d->modes->n_modes) {
  1410. qxl_set_guest_bug(d, "mode number out of range");
  1411. return;
  1412. }
  1413. QXLSurfaceCreate surface = {
  1414. .width = mode->x_res,
  1415. .height = mode->y_res,
  1416. .stride = -mode->x_res * 4,
  1417. .format = SPICE_SURFACE_FMT_32_xRGB,
  1418. .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0,
  1419. .mouse_mode = true,
  1420. .mem = devmem + d->shadow_rom.draw_area_offset,
  1421. };
  1422. trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits,
  1423. devmem);
  1424. if (!loadvm) {
  1425. qxl_hard_reset(d, 0);
  1426. }
  1427. d->guest_slots[0].slot = slot;
  1428. if (qxl_add_memslot(d, 0, devmem, QXL_SYNC) != 0) {
  1429. qxl_set_guest_bug(d, "device isn't initialized yet");
  1430. return;
  1431. }
  1432. d->guest_primary.surface = surface;
  1433. qxl_create_guest_primary(d, 0, QXL_SYNC);
  1434. d->mode = QXL_MODE_COMPAT;
  1435. d->cmdflags = QXL_COMMAND_FLAG_COMPAT;
  1436. if (mode->bits == 16) {
  1437. d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP;
  1438. }
  1439. d->shadow_rom.mode = cpu_to_le32(modenr);
  1440. d->rom->mode = cpu_to_le32(modenr);
  1441. qxl_rom_set_dirty(d);
  1442. }
  1443. static void ioport_write(void *opaque, hwaddr addr,
  1444. uint64_t val, unsigned size)
  1445. {
  1446. PCIQXLDevice *d = opaque;
  1447. uint32_t io_port = addr;
  1448. qxl_async_io async = QXL_SYNC;
  1449. uint32_t orig_io_port;
  1450. if (d->guest_bug && io_port != QXL_IO_RESET) {
  1451. return;
  1452. }
  1453. if (d->revision <= QXL_REVISION_STABLE_V10 &&
  1454. io_port > QXL_IO_FLUSH_RELEASE) {
  1455. qxl_set_guest_bug(d, "unsupported io %d for revision %d\n",
  1456. io_port, d->revision);
  1457. return;
  1458. }
  1459. switch (io_port) {
  1460. case QXL_IO_RESET:
  1461. case QXL_IO_SET_MODE:
  1462. case QXL_IO_MEMSLOT_ADD:
  1463. case QXL_IO_MEMSLOT_DEL:
  1464. case QXL_IO_CREATE_PRIMARY:
  1465. case QXL_IO_UPDATE_IRQ:
  1466. case QXL_IO_LOG:
  1467. case QXL_IO_MEMSLOT_ADD_ASYNC:
  1468. case QXL_IO_CREATE_PRIMARY_ASYNC:
  1469. break;
  1470. default:
  1471. if (d->mode != QXL_MODE_VGA) {
  1472. break;
  1473. }
  1474. trace_qxl_io_unexpected_vga_mode(d->id,
  1475. addr, val, io_port_to_string(io_port));
  1476. /* be nice to buggy guest drivers */
  1477. if (io_port >= QXL_IO_UPDATE_AREA_ASYNC &&
  1478. io_port < QXL_IO_RANGE_SIZE) {
  1479. qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
  1480. }
  1481. return;
  1482. }
  1483. /* we change the io_port to avoid ifdeffery in the main switch */
  1484. orig_io_port = io_port;
  1485. switch (io_port) {
  1486. case QXL_IO_UPDATE_AREA_ASYNC:
  1487. io_port = QXL_IO_UPDATE_AREA;
  1488. goto async_common;
  1489. case QXL_IO_MEMSLOT_ADD_ASYNC:
  1490. io_port = QXL_IO_MEMSLOT_ADD;
  1491. goto async_common;
  1492. case QXL_IO_CREATE_PRIMARY_ASYNC:
  1493. io_port = QXL_IO_CREATE_PRIMARY;
  1494. goto async_common;
  1495. case QXL_IO_DESTROY_PRIMARY_ASYNC:
  1496. io_port = QXL_IO_DESTROY_PRIMARY;
  1497. goto async_common;
  1498. case QXL_IO_DESTROY_SURFACE_ASYNC:
  1499. io_port = QXL_IO_DESTROY_SURFACE_WAIT;
  1500. goto async_common;
  1501. case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
  1502. io_port = QXL_IO_DESTROY_ALL_SURFACES;
  1503. goto async_common;
  1504. case QXL_IO_FLUSH_SURFACES_ASYNC:
  1505. case QXL_IO_MONITORS_CONFIG_ASYNC:
  1506. async_common:
  1507. async = QXL_ASYNC;
  1508. WITH_QEMU_LOCK_GUARD(&d->async_lock) {
  1509. if (d->current_async != QXL_UNDEFINED_IO) {
  1510. qxl_set_guest_bug(d, "%d async started before last (%d) complete",
  1511. io_port, d->current_async);
  1512. return;
  1513. }
  1514. d->current_async = orig_io_port;
  1515. }
  1516. break;
  1517. default:
  1518. break;
  1519. }
  1520. trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode),
  1521. addr, io_port_to_string(addr),
  1522. val, size, async);
  1523. switch (io_port) {
  1524. case QXL_IO_UPDATE_AREA:
  1525. {
  1526. QXLCookie *cookie = NULL;
  1527. QXLRect update = d->ram->update_area;
  1528. if (d->ram->update_surface > d->ssd.num_surfaces) {
  1529. qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n",
  1530. d->ram->update_surface);
  1531. break;
  1532. }
  1533. if (update.left >= update.right || update.top >= update.bottom ||
  1534. update.left < 0 || update.top < 0) {
  1535. qxl_set_guest_bug(d,
  1536. "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n",
  1537. update.left, update.top, update.right, update.bottom);
  1538. if (update.left == update.right || update.top == update.bottom) {
  1539. /* old drivers may provide empty area, keep going */
  1540. qxl_clear_guest_bug(d);
  1541. goto cancel_async;
  1542. }
  1543. break;
  1544. }
  1545. if (async == QXL_ASYNC) {
  1546. cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  1547. QXL_IO_UPDATE_AREA_ASYNC);
  1548. cookie->u.area = update;
  1549. }
  1550. qxl_spice_update_area(d, d->ram->update_surface,
  1551. cookie ? &cookie->u.area : &update,
  1552. NULL, 0, 0, async, cookie);
  1553. break;
  1554. }
  1555. case QXL_IO_NOTIFY_CMD:
  1556. qemu_spice_wakeup(&d->ssd);
  1557. break;
  1558. case QXL_IO_NOTIFY_CURSOR:
  1559. qemu_spice_wakeup(&d->ssd);
  1560. break;
  1561. case QXL_IO_UPDATE_IRQ:
  1562. qxl_update_irq(d);
  1563. break;
  1564. case QXL_IO_NOTIFY_OOM:
  1565. if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) {
  1566. break;
  1567. }
  1568. d->oom_running = 1;
  1569. qxl_spice_oom(d);
  1570. d->oom_running = 0;
  1571. break;
  1572. case QXL_IO_SET_MODE:
  1573. qxl_set_mode(d, val, 0);
  1574. break;
  1575. case QXL_IO_LOG:
  1576. #ifdef CONFIG_MODULES
  1577. /*
  1578. * FIXME
  1579. * trace_event_get_state_backends() does not work for modules,
  1580. * it leads to "undefined symbol: qemu_qxl_io_log_semaphore"
  1581. */
  1582. if (true) {
  1583. #else
  1584. if (trace_event_get_state_backends(TRACE_QXL_IO_LOG) || d->guestdebug) {
  1585. #endif
  1586. /* We cannot trust the guest to NUL terminate d->ram->log_buf */
  1587. char *log_buf = g_strndup((const char *)d->ram->log_buf,
  1588. sizeof(d->ram->log_buf));
  1589. trace_qxl_io_log(d->id, log_buf);
  1590. if (d->guestdebug) {
  1591. fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id,
  1592. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), log_buf);
  1593. }
  1594. g_free(log_buf);
  1595. }
  1596. break;
  1597. case QXL_IO_RESET:
  1598. qxl_hard_reset(d, 0);
  1599. break;
  1600. case QXL_IO_MEMSLOT_ADD:
  1601. if (val >= NUM_MEMSLOTS) {
  1602. qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range");
  1603. break;
  1604. }
  1605. if (d->guest_slots[val].active) {
  1606. qxl_set_guest_bug(d,
  1607. "QXL_IO_MEMSLOT_ADD: memory slot already active");
  1608. break;
  1609. }
  1610. d->guest_slots[val].slot = d->ram->mem_slot;
  1611. qxl_add_memslot(d, val, 0, async);
  1612. break;
  1613. case QXL_IO_MEMSLOT_DEL:
  1614. if (val >= NUM_MEMSLOTS) {
  1615. qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range");
  1616. break;
  1617. }
  1618. qxl_del_memslot(d, val);
  1619. break;
  1620. case QXL_IO_CREATE_PRIMARY:
  1621. if (val != 0) {
  1622. qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0",
  1623. async);
  1624. goto cancel_async;
  1625. }
  1626. d->guest_primary.surface = d->ram->create_surface;
  1627. qxl_create_guest_primary(d, 0, async);
  1628. break;
  1629. case QXL_IO_DESTROY_PRIMARY:
  1630. if (val != 0) {
  1631. qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0",
  1632. async);
  1633. goto cancel_async;
  1634. }
  1635. if (!qxl_destroy_primary(d, async)) {
  1636. trace_qxl_io_destroy_primary_ignored(d->id,
  1637. qxl_mode_to_string(d->mode));
  1638. goto cancel_async;
  1639. }
  1640. break;
  1641. case QXL_IO_DESTROY_SURFACE_WAIT:
  1642. if (val >= d->ssd.num_surfaces) {
  1643. qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):"
  1644. "%" PRIu64 " >= NUM_SURFACES", async, val);
  1645. goto cancel_async;
  1646. }
  1647. qxl_spice_destroy_surface_wait(d, val, async);
  1648. break;
  1649. case QXL_IO_FLUSH_RELEASE: {
  1650. QXLReleaseRing *ring = &d->ram->release_ring;
  1651. if (ring->prod - ring->cons + 1 == ring->num_items) {
  1652. fprintf(stderr,
  1653. "ERROR: no flush, full release ring [p%d,%dc]\n",
  1654. ring->prod, ring->cons);
  1655. }
  1656. qxl_push_free_res(d, 1 /* flush */);
  1657. break;
  1658. }
  1659. case QXL_IO_FLUSH_SURFACES_ASYNC:
  1660. qxl_spice_flush_surfaces_async(d);
  1661. break;
  1662. case QXL_IO_DESTROY_ALL_SURFACES:
  1663. d->mode = QXL_MODE_UNDEFINED;
  1664. qxl_spice_destroy_surfaces(d, async);
  1665. break;
  1666. case QXL_IO_MONITORS_CONFIG_ASYNC:
  1667. qxl_spice_monitors_config_async(d, 0);
  1668. break;
  1669. default:
  1670. qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port);
  1671. }
  1672. return;
  1673. cancel_async:
  1674. if (async) {
  1675. qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
  1676. qemu_mutex_lock(&d->async_lock);
  1677. d->current_async = QXL_UNDEFINED_IO;
  1678. qemu_mutex_unlock(&d->async_lock);
  1679. }
  1680. }
  1681. static uint64_t ioport_read(void *opaque, hwaddr addr,
  1682. unsigned size)
  1683. {
  1684. PCIQXLDevice *qxl = opaque;
  1685. trace_qxl_io_read_unexpected(qxl->id);
  1686. return 0xff;
  1687. }
  1688. static const MemoryRegionOps qxl_io_ops = {
  1689. .read = ioport_read,
  1690. .write = ioport_write,
  1691. .valid = {
  1692. .min_access_size = 1,
  1693. .max_access_size = 1,
  1694. },
  1695. };
  1696. static void qxl_update_irq_bh(void *opaque)
  1697. {
  1698. PCIQXLDevice *d = opaque;
  1699. qxl_update_irq(d);
  1700. }
  1701. static void qxl_send_events(PCIQXLDevice *d, uint32_t events)
  1702. {
  1703. uint32_t old_pending;
  1704. uint32_t le_events = cpu_to_le32(events);
  1705. trace_qxl_send_events(d->id, events);
  1706. if (!qemu_spice_display_is_running(&d->ssd)) {
  1707. /* spice-server tracks guest running state and should not do this */
  1708. fprintf(stderr, "%s: spice-server bug: guest stopped, ignoring\n",
  1709. __func__);
  1710. trace_qxl_send_events_vm_stopped(d->id, events);
  1711. return;
  1712. }
  1713. /*
  1714. * Older versions of Spice forgot to define the QXLRam struct
  1715. * with the '__aligned__(4)' attribute. clang 7 and newer will
  1716. * thus warn that qatomic_fetch_or(&d->ram->int_pending, ...)
  1717. * might be a misaligned atomic access, and will generate an
  1718. * out-of-line call for it, which results in a link error since
  1719. * we don't currently link against libatomic.
  1720. *
  1721. * In fact we set up d->ram in init_qxl_ram() so it always starts
  1722. * at a 4K boundary, so we know that &d->ram->int_pending is
  1723. * naturally aligned for a uint32_t. Newer Spice versions
  1724. * (with Spice commit beda5ec7a6848be20c0cac2a9a8ef2a41e8069c1)
  1725. * will fix the bug directly. To deal with older versions,
  1726. * we tell the compiler to assume the address really is aligned.
  1727. * Any compiler which cares about the misalignment will have
  1728. * __builtin_assume_aligned.
  1729. */
  1730. #ifdef HAS_ASSUME_ALIGNED
  1731. #define ALIGNED_UINT32_PTR(P) ((uint32_t *)__builtin_assume_aligned(P, 4))
  1732. #else
  1733. #define ALIGNED_UINT32_PTR(P) ((uint32_t *)P)
  1734. #endif
  1735. old_pending = qatomic_fetch_or(ALIGNED_UINT32_PTR(&d->ram->int_pending),
  1736. le_events);
  1737. if ((old_pending & le_events) == le_events) {
  1738. return;
  1739. }
  1740. qemu_bh_schedule(d->update_irq);
  1741. }
  1742. /* graphics console */
  1743. static void qxl_hw_update(void *opaque)
  1744. {
  1745. PCIQXLDevice *qxl = opaque;
  1746. qxl_render_update(qxl);
  1747. }
  1748. static void qxl_dirty_one_surface(PCIQXLDevice *qxl, QXLPHYSICAL pqxl,
  1749. uint32_t height, int32_t stride)
  1750. {
  1751. uint64_t offset, size;
  1752. uint32_t slot;
  1753. bool rc;
  1754. size = (uint64_t)height * abs(stride);
  1755. rc = qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset, size);
  1756. assert(rc == true);
  1757. trace_qxl_surfaces_dirty(qxl->id, offset, size);
  1758. qxl_set_dirty(qxl->guest_slots[slot].mr,
  1759. qxl->guest_slots[slot].offset + offset,
  1760. qxl->guest_slots[slot].offset + offset + size);
  1761. }
  1762. static void qxl_dirty_surfaces(PCIQXLDevice *qxl)
  1763. {
  1764. int i;
  1765. if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) {
  1766. return;
  1767. }
  1768. /* dirty the primary surface */
  1769. qxl_dirty_one_surface(qxl, qxl->guest_primary.surface.mem,
  1770. qxl->guest_primary.surface.height,
  1771. qxl->guest_primary.surface.stride);
  1772. /* dirty the off-screen surfaces */
  1773. for (i = 0; i < qxl->ssd.num_surfaces; i++) {
  1774. QXLSurfaceCmd *cmd;
  1775. if (qxl->guest_surfaces.cmds[i] == 0) {
  1776. continue;
  1777. }
  1778. cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i],
  1779. MEMSLOT_GROUP_GUEST, sizeof(QXLSurfaceCmd));
  1780. assert(cmd);
  1781. assert(cmd->type == QXL_SURFACE_CMD_CREATE);
  1782. qxl_dirty_one_surface(qxl, cmd->u.surface_create.data,
  1783. cmd->u.surface_create.height,
  1784. cmd->u.surface_create.stride);
  1785. }
  1786. }
  1787. static void qxl_vm_change_state_handler(void *opaque, bool running,
  1788. RunState state)
  1789. {
  1790. PCIQXLDevice *qxl = opaque;
  1791. if (running) {
  1792. /*
  1793. * if qxl_send_events was called from spice server context before
  1794. * migration ended, qxl_update_irq for these events might not have been
  1795. * called
  1796. */
  1797. qxl_update_irq(qxl);
  1798. } else {
  1799. /* make sure surfaces are saved before migration */
  1800. qxl_dirty_surfaces(qxl);
  1801. }
  1802. }
  1803. /* display change listener */
  1804. static void display_update(DisplayChangeListener *dcl,
  1805. int x, int y, int w, int h)
  1806. {
  1807. PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl);
  1808. if (qxl->mode == QXL_MODE_VGA) {
  1809. qemu_spice_display_update(&qxl->ssd, x, y, w, h);
  1810. }
  1811. }
  1812. static void display_switch(DisplayChangeListener *dcl,
  1813. struct DisplaySurface *surface)
  1814. {
  1815. PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl);
  1816. qxl->ssd.ds = surface;
  1817. if (qxl->mode == QXL_MODE_VGA) {
  1818. qemu_spice_display_switch(&qxl->ssd, surface);
  1819. }
  1820. }
  1821. static void display_refresh(DisplayChangeListener *dcl)
  1822. {
  1823. PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl);
  1824. if (qxl->mode == QXL_MODE_VGA) {
  1825. qemu_spice_display_refresh(&qxl->ssd);
  1826. }
  1827. }
  1828. static DisplayChangeListenerOps display_listener_ops = {
  1829. .dpy_name = "spice/qxl",
  1830. .dpy_gfx_update = display_update,
  1831. .dpy_gfx_switch = display_switch,
  1832. .dpy_refresh = display_refresh,
  1833. };
  1834. static void qxl_init_ramsize(PCIQXLDevice *qxl)
  1835. {
  1836. /* vga mode framebuffer / primary surface (bar 0, first part) */
  1837. if (qxl->vgamem_size_mb < 8) {
  1838. qxl->vgamem_size_mb = 8;
  1839. }
  1840. /* XXX: we round vgamem_size_mb up to a nearest power of two and it must be
  1841. * less than vga_common_init()'s maximum on qxl->vga.vram_size (512 now).
  1842. */
  1843. if (qxl->vgamem_size_mb > 256) {
  1844. qxl->vgamem_size_mb = 256;
  1845. }
  1846. qxl->vgamem_size = qxl->vgamem_size_mb * MiB;
  1847. /* vga ram (bar 0, total) */
  1848. if (qxl->ram_size_mb != -1) {
  1849. qxl->vga.vram_size = qxl->ram_size_mb * MiB;
  1850. }
  1851. if (qxl->vga.vram_size < qxl->vgamem_size * 2) {
  1852. qxl->vga.vram_size = qxl->vgamem_size * 2;
  1853. }
  1854. /* vram32 (surfaces, 32bit, bar 1) */
  1855. if (qxl->vram32_size_mb != -1) {
  1856. qxl->vram32_size = qxl->vram32_size_mb * MiB;
  1857. }
  1858. if (qxl->vram32_size < 4096) {
  1859. qxl->vram32_size = 4096;
  1860. }
  1861. /* vram (surfaces, 64bit, bar 4+5) */
  1862. if (qxl->vram_size_mb != -1) {
  1863. qxl->vram_size = (uint64_t)qxl->vram_size_mb * MiB;
  1864. }
  1865. if (qxl->vram_size < qxl->vram32_size) {
  1866. qxl->vram_size = qxl->vram32_size;
  1867. }
  1868. if (qxl->revision == 1) {
  1869. qxl->vram32_size = 4096;
  1870. qxl->vram_size = 4096;
  1871. }
  1872. qxl->vgamem_size = pow2ceil(qxl->vgamem_size);
  1873. qxl->vga.vram_size = pow2ceil(qxl->vga.vram_size);
  1874. qxl->vram32_size = pow2ceil(qxl->vram32_size);
  1875. qxl->vram_size = pow2ceil(qxl->vram_size);
  1876. }
  1877. static void qxl_realize_common(PCIQXLDevice *qxl, Error **errp)
  1878. {
  1879. uint8_t* config = qxl->pci.config;
  1880. uint32_t pci_device_rev;
  1881. uint32_t io_size;
  1882. qemu_spice_display_init_common(&qxl->ssd);
  1883. qxl->mode = QXL_MODE_UNDEFINED;
  1884. qxl->num_memslots = NUM_MEMSLOTS;
  1885. qemu_mutex_init(&qxl->track_lock);
  1886. qemu_mutex_init(&qxl->async_lock);
  1887. qxl->current_async = QXL_UNDEFINED_IO;
  1888. qxl->guest_bug = 0;
  1889. switch (qxl->revision) {
  1890. case 1: /* spice 0.4 -- qxl-1 */
  1891. pci_device_rev = QXL_REVISION_STABLE_V04;
  1892. io_size = 8;
  1893. break;
  1894. case 2: /* spice 0.6 -- qxl-2 */
  1895. pci_device_rev = QXL_REVISION_STABLE_V06;
  1896. io_size = 16;
  1897. break;
  1898. case 3: /* qxl-3 */
  1899. pci_device_rev = QXL_REVISION_STABLE_V10;
  1900. io_size = 32; /* PCI region size must be pow2 */
  1901. break;
  1902. case 4: /* qxl-4 */
  1903. pci_device_rev = QXL_REVISION_STABLE_V12;
  1904. io_size = pow2ceil(QXL_IO_RANGE_SIZE);
  1905. break;
  1906. case 5: /* qxl-5 */
  1907. pci_device_rev = QXL_REVISION_STABLE_V12 + 1;
  1908. io_size = pow2ceil(QXL_IO_RANGE_SIZE);
  1909. break;
  1910. default:
  1911. error_setg(errp, "Invalid revision %d for qxl device (max %d)",
  1912. qxl->revision, QXL_DEFAULT_REVISION);
  1913. return;
  1914. }
  1915. pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev);
  1916. pci_set_byte(&config[PCI_INTERRUPT_PIN], 1);
  1917. qxl->rom_size = qxl_rom_size();
  1918. memory_region_init_rom(&qxl->rom_bar, OBJECT(qxl), "qxl.vrom",
  1919. qxl->rom_size, &error_fatal);
  1920. init_qxl_rom(qxl);
  1921. init_qxl_ram(qxl);
  1922. qxl->guest_surfaces.cmds = g_new0(QXLPHYSICAL, qxl->ssd.num_surfaces);
  1923. memory_region_init_ram(&qxl->vram_bar, OBJECT(qxl), "qxl.vram",
  1924. qxl->vram_size, &error_fatal);
  1925. memory_region_init_alias(&qxl->vram32_bar, OBJECT(qxl), "qxl.vram32",
  1926. &qxl->vram_bar, 0, qxl->vram32_size);
  1927. memory_region_init_io(&qxl->io_bar, OBJECT(qxl), &qxl_io_ops, qxl,
  1928. "qxl-ioports", io_size);
  1929. if (qxl->have_vga) {
  1930. vga_dirty_log_start(&qxl->vga);
  1931. }
  1932. memory_region_set_flush_coalesced(&qxl->io_bar);
  1933. pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX,
  1934. PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar);
  1935. pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX,
  1936. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar);
  1937. pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX,
  1938. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram);
  1939. pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX,
  1940. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar);
  1941. if (qxl->vram32_size < qxl->vram_size) {
  1942. /*
  1943. * Make the 64bit vram bar show up only in case it is
  1944. * configured to be larger than the 32bit vram bar.
  1945. */
  1946. pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX,
  1947. PCI_BASE_ADDRESS_SPACE_MEMORY |
  1948. PCI_BASE_ADDRESS_MEM_TYPE_64 |
  1949. PCI_BASE_ADDRESS_MEM_PREFETCH,
  1950. &qxl->vram_bar);
  1951. }
  1952. /* print pci bar details */
  1953. dprint(qxl, 1, "ram/%s: %" PRId64 " MB [region 0]\n",
  1954. qxl->have_vga ? "pri" : "sec", qxl->vga.vram_size / MiB);
  1955. dprint(qxl, 1, "vram/32: %" PRIx64 " MB [region 1]\n",
  1956. qxl->vram32_size / MiB);
  1957. dprint(qxl, 1, "vram/64: %" PRIx64 " MB %s\n",
  1958. qxl->vram_size / MiB,
  1959. qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]");
  1960. qxl->ssd.qxl.base.sif = &qxl_interface.base;
  1961. if (qemu_spice_add_display_interface(&qxl->ssd.qxl, qxl->vga.con) != 0) {
  1962. error_setg(errp, "qxl interface %d.%d not supported by spice-server",
  1963. SPICE_INTERFACE_QXL_MAJOR, SPICE_INTERFACE_QXL_MINOR);
  1964. return;
  1965. }
  1966. #if SPICE_SERVER_VERSION >= 0x000e02 /* release 0.14.2 */
  1967. Error *err = NULL;
  1968. char device_address[256] = "";
  1969. if (qemu_console_fill_device_address(qxl->vga.con,
  1970. device_address, sizeof(device_address),
  1971. &err)) {
  1972. spice_qxl_set_device_info(&qxl->ssd.qxl,
  1973. device_address,
  1974. 0,
  1975. qxl->max_outputs);
  1976. } else {
  1977. error_report_err(err);
  1978. }
  1979. #endif
  1980. qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl);
  1981. qxl->update_irq = qemu_bh_new_guarded(qxl_update_irq_bh, qxl,
  1982. &DEVICE(qxl)->mem_reentrancy_guard);
  1983. qxl_reset_state(qxl);
  1984. qxl->update_area_bh = qemu_bh_new_guarded(qxl_render_update_area_bh, qxl,
  1985. &DEVICE(qxl)->mem_reentrancy_guard);
  1986. qxl->ssd.cursor_bh = qemu_bh_new_guarded(qemu_spice_cursor_refresh_bh, &qxl->ssd,
  1987. &DEVICE(qxl)->mem_reentrancy_guard);
  1988. }
  1989. static void qxl_realize_primary(PCIDevice *dev, Error **errp)
  1990. {
  1991. PCIQXLDevice *qxl = PCI_QXL(dev);
  1992. VGACommonState *vga = &qxl->vga;
  1993. Error *local_err = NULL;
  1994. qxl_init_ramsize(qxl);
  1995. vga->vbe_size = qxl->vgamem_size;
  1996. vga->vram_size_mb = qxl->vga.vram_size / MiB;
  1997. vga_common_init(vga, OBJECT(dev), &local_err);
  1998. if (local_err) {
  1999. error_propagate(errp, local_err);
  2000. return;
  2001. }
  2002. vga_init(vga, OBJECT(dev),
  2003. pci_address_space(dev), pci_address_space_io(dev), false);
  2004. portio_list_init(&qxl->vga_port_list, OBJECT(dev), qxl_vga_portio_list,
  2005. vga, "vga");
  2006. portio_list_set_flush_coalesced(&qxl->vga_port_list);
  2007. portio_list_add(&qxl->vga_port_list, pci_address_space_io(dev), 0x3b0);
  2008. qxl->have_vga = true;
  2009. vga->con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl);
  2010. qxl->id = qemu_console_get_index(vga->con); /* == channel_id */
  2011. if (qxl->id != 0) {
  2012. error_setg(errp, "primary qxl-vga device must be console 0 "
  2013. "(first display device on the command line)");
  2014. return;
  2015. }
  2016. qxl_realize_common(qxl, &local_err);
  2017. if (local_err) {
  2018. error_propagate(errp, local_err);
  2019. return;
  2020. }
  2021. qxl->ssd.dcl.ops = &display_listener_ops;
  2022. qxl->ssd.dcl.con = vga->con;
  2023. register_displaychangelistener(&qxl->ssd.dcl);
  2024. }
  2025. static void qxl_realize_secondary(PCIDevice *dev, Error **errp)
  2026. {
  2027. PCIQXLDevice *qxl = PCI_QXL(dev);
  2028. qxl_init_ramsize(qxl);
  2029. memory_region_init_ram(&qxl->vga.vram, OBJECT(dev), "qxl.vgavram",
  2030. qxl->vga.vram_size, &error_fatal);
  2031. qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram);
  2032. qxl->vga.con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl);
  2033. qxl->ssd.dcl.con = qxl->vga.con;
  2034. qxl->id = qemu_console_get_index(qxl->vga.con); /* == channel_id */
  2035. qxl_realize_common(qxl, errp);
  2036. }
  2037. static int qxl_pre_save(void *opaque)
  2038. {
  2039. PCIQXLDevice* d = opaque;
  2040. uint8_t *ram_start = d->vga.vram_ptr;
  2041. trace_qxl_pre_save(d->id);
  2042. if (d->last_release == NULL) {
  2043. d->last_release_offset = 0;
  2044. } else {
  2045. d->last_release_offset = (uint8_t *)d->last_release - ram_start;
  2046. }
  2047. if (d->last_release_offset >= d->vga.vram_size) {
  2048. return 1;
  2049. }
  2050. return 0;
  2051. }
  2052. static int qxl_pre_load(void *opaque)
  2053. {
  2054. PCIQXLDevice* d = opaque;
  2055. trace_qxl_pre_load(d->id);
  2056. qxl_hard_reset(d, 1);
  2057. qxl_exit_vga_mode(d);
  2058. return 0;
  2059. }
  2060. static void qxl_create_memslots(PCIQXLDevice *d)
  2061. {
  2062. int i;
  2063. for (i = 0; i < NUM_MEMSLOTS; i++) {
  2064. if (!d->guest_slots[i].active) {
  2065. continue;
  2066. }
  2067. qxl_add_memslot(d, i, 0, QXL_SYNC);
  2068. }
  2069. }
  2070. static int qxl_post_load(void *opaque, int version)
  2071. {
  2072. PCIQXLDevice* d = opaque;
  2073. uint8_t *ram_start = d->vga.vram_ptr;
  2074. QXLCommandExt *cmds;
  2075. int in, out, newmode;
  2076. assert(d->last_release_offset < d->vga.vram_size);
  2077. if (d->last_release_offset == 0) {
  2078. d->last_release = NULL;
  2079. } else {
  2080. d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset);
  2081. }
  2082. d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset);
  2083. trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode));
  2084. newmode = d->mode;
  2085. d->mode = QXL_MODE_UNDEFINED;
  2086. switch (newmode) {
  2087. case QXL_MODE_UNDEFINED:
  2088. qxl_create_memslots(d);
  2089. break;
  2090. case QXL_MODE_VGA:
  2091. qxl_create_memslots(d);
  2092. qxl_enter_vga_mode(d);
  2093. break;
  2094. case QXL_MODE_NATIVE:
  2095. qxl_create_memslots(d);
  2096. qxl_create_guest_primary(d, 1, QXL_SYNC);
  2097. /* replay surface-create and cursor-set commands */
  2098. cmds = g_new0(QXLCommandExt, d->ssd.num_surfaces + 1);
  2099. for (in = 0, out = 0; in < d->ssd.num_surfaces; in++) {
  2100. if (d->guest_surfaces.cmds[in] == 0) {
  2101. continue;
  2102. }
  2103. cmds[out].cmd.data = d->guest_surfaces.cmds[in];
  2104. cmds[out].cmd.type = QXL_CMD_SURFACE;
  2105. cmds[out].group_id = MEMSLOT_GROUP_GUEST;
  2106. out++;
  2107. }
  2108. if (d->guest_cursor) {
  2109. cmds[out].cmd.data = d->guest_cursor;
  2110. cmds[out].cmd.type = QXL_CMD_CURSOR;
  2111. cmds[out].group_id = MEMSLOT_GROUP_GUEST;
  2112. out++;
  2113. }
  2114. qxl_spice_loadvm_commands(d, cmds, out);
  2115. g_free(cmds);
  2116. if (d->guest_monitors_config) {
  2117. qxl_spice_monitors_config_async(d, 1);
  2118. }
  2119. break;
  2120. case QXL_MODE_COMPAT:
  2121. /* note: no need to call qxl_create_memslots, qxl_set_mode
  2122. * creates the mem slot. */
  2123. qxl_set_mode(d, d->shadow_rom.mode, 1);
  2124. break;
  2125. }
  2126. return 0;
  2127. }
  2128. #define QXL_SAVE_VERSION 21
  2129. static bool qxl_monitors_config_needed(void *opaque)
  2130. {
  2131. PCIQXLDevice *qxl = opaque;
  2132. return qxl->guest_monitors_config != 0;
  2133. }
  2134. static const VMStateDescription qxl_memslot = {
  2135. .name = "qxl-memslot",
  2136. .version_id = QXL_SAVE_VERSION,
  2137. .minimum_version_id = QXL_SAVE_VERSION,
  2138. .fields = (const VMStateField[]) {
  2139. VMSTATE_UINT64(slot.mem_start, struct guest_slots),
  2140. VMSTATE_UINT64(slot.mem_end, struct guest_slots),
  2141. VMSTATE_UINT32(active, struct guest_slots),
  2142. VMSTATE_END_OF_LIST()
  2143. }
  2144. };
  2145. static const VMStateDescription qxl_surface = {
  2146. .name = "qxl-surface",
  2147. .version_id = QXL_SAVE_VERSION,
  2148. .minimum_version_id = QXL_SAVE_VERSION,
  2149. .fields = (const VMStateField[]) {
  2150. VMSTATE_UINT32(width, QXLSurfaceCreate),
  2151. VMSTATE_UINT32(height, QXLSurfaceCreate),
  2152. VMSTATE_INT32(stride, QXLSurfaceCreate),
  2153. VMSTATE_UINT32(format, QXLSurfaceCreate),
  2154. VMSTATE_UINT32(position, QXLSurfaceCreate),
  2155. VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate),
  2156. VMSTATE_UINT32(flags, QXLSurfaceCreate),
  2157. VMSTATE_UINT32(type, QXLSurfaceCreate),
  2158. VMSTATE_UINT64(mem, QXLSurfaceCreate),
  2159. VMSTATE_END_OF_LIST()
  2160. }
  2161. };
  2162. static const VMStateDescription qxl_vmstate_monitors_config = {
  2163. .name = "qxl/monitors-config",
  2164. .version_id = 1,
  2165. .minimum_version_id = 1,
  2166. .needed = qxl_monitors_config_needed,
  2167. .fields = (const VMStateField[]) {
  2168. VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice),
  2169. VMSTATE_END_OF_LIST()
  2170. },
  2171. };
  2172. static const VMStateDescription qxl_vmstate = {
  2173. .name = "qxl",
  2174. .version_id = QXL_SAVE_VERSION,
  2175. .minimum_version_id = QXL_SAVE_VERSION,
  2176. .pre_save = qxl_pre_save,
  2177. .pre_load = qxl_pre_load,
  2178. .post_load = qxl_post_load,
  2179. .fields = (const VMStateField[]) {
  2180. VMSTATE_PCI_DEVICE(pci, PCIQXLDevice),
  2181. VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState),
  2182. VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice),
  2183. VMSTATE_UINT32(num_free_res, PCIQXLDevice),
  2184. VMSTATE_UINT32(last_release_offset, PCIQXLDevice),
  2185. VMSTATE_UINT32(mode, PCIQXLDevice),
  2186. VMSTATE_UINT32(ssd.unique, PCIQXLDevice),
  2187. VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice, NULL),
  2188. VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0,
  2189. qxl_memslot, struct guest_slots),
  2190. VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0,
  2191. qxl_surface, QXLSurfaceCreate),
  2192. VMSTATE_INT32_EQUAL(ssd.num_surfaces, PCIQXLDevice, NULL),
  2193. VMSTATE_VARRAY_INT32(guest_surfaces.cmds, PCIQXLDevice,
  2194. ssd.num_surfaces, 0,
  2195. vmstate_info_uint64, uint64_t),
  2196. VMSTATE_UINT64(guest_cursor, PCIQXLDevice),
  2197. VMSTATE_END_OF_LIST()
  2198. },
  2199. .subsections = (const VMStateDescription * const []) {
  2200. &qxl_vmstate_monitors_config,
  2201. NULL
  2202. }
  2203. };
  2204. static Property qxl_properties[] = {
  2205. DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, 64 * MiB),
  2206. DEFINE_PROP_UINT64("vram_size", PCIQXLDevice, vram32_size, 64 * MiB),
  2207. DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision,
  2208. QXL_DEFAULT_REVISION),
  2209. DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0),
  2210. DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0),
  2211. DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0),
  2212. DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1),
  2213. DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1),
  2214. DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1),
  2215. DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16),
  2216. DEFINE_PROP_INT32("surfaces", PCIQXLDevice, ssd.num_surfaces, 1024),
  2217. DEFINE_PROP_UINT16("max_outputs", PCIQXLDevice, max_outputs, 0),
  2218. DEFINE_PROP_UINT32("xres", PCIQXLDevice, xres, 0),
  2219. DEFINE_PROP_UINT32("yres", PCIQXLDevice, yres, 0),
  2220. DEFINE_PROP_BOOL("global-vmstate", PCIQXLDevice, vga.global_vmstate, false),
  2221. DEFINE_PROP_END_OF_LIST(),
  2222. };
  2223. static void qxl_pci_class_init(ObjectClass *klass, void *data)
  2224. {
  2225. DeviceClass *dc = DEVICE_CLASS(klass);
  2226. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  2227. k->vendor_id = REDHAT_PCI_VENDOR_ID;
  2228. k->device_id = QXL_DEVICE_ID_STABLE;
  2229. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  2230. device_class_set_legacy_reset(dc, qxl_reset_handler);
  2231. dc->vmsd = &qxl_vmstate;
  2232. device_class_set_props(dc, qxl_properties);
  2233. }
  2234. static const TypeInfo qxl_pci_type_info = {
  2235. .name = TYPE_PCI_QXL,
  2236. .parent = TYPE_PCI_DEVICE,
  2237. .instance_size = sizeof(PCIQXLDevice),
  2238. .abstract = true,
  2239. .class_init = qxl_pci_class_init,
  2240. .interfaces = (InterfaceInfo[]) {
  2241. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  2242. { },
  2243. },
  2244. };
  2245. static void qxl_primary_class_init(ObjectClass *klass, void *data)
  2246. {
  2247. DeviceClass *dc = DEVICE_CLASS(klass);
  2248. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  2249. k->realize = qxl_realize_primary;
  2250. k->romfile = "vgabios-qxl.bin";
  2251. k->class_id = PCI_CLASS_DISPLAY_VGA;
  2252. dc->desc = "Spice QXL GPU (primary, vga compatible)";
  2253. dc->hotpluggable = false;
  2254. }
  2255. static const TypeInfo qxl_primary_info = {
  2256. .name = "qxl-vga",
  2257. .parent = TYPE_PCI_QXL,
  2258. .class_init = qxl_primary_class_init,
  2259. };
  2260. module_obj("qxl-vga");
  2261. module_kconfig(QXL);
  2262. static void qxl_secondary_class_init(ObjectClass *klass, void *data)
  2263. {
  2264. DeviceClass *dc = DEVICE_CLASS(klass);
  2265. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  2266. k->realize = qxl_realize_secondary;
  2267. k->class_id = PCI_CLASS_DISPLAY_OTHER;
  2268. dc->desc = "Spice QXL GPU (secondary)";
  2269. }
  2270. static const TypeInfo qxl_secondary_info = {
  2271. .name = "qxl",
  2272. .parent = TYPE_PCI_QXL,
  2273. .class_init = qxl_secondary_class_init,
  2274. };
  2275. module_obj("qxl");
  2276. static void qxl_register_types(void)
  2277. {
  2278. type_register_static(&qxl_pci_type_info);
  2279. type_register_static(&qxl_primary_info);
  2280. type_register_static(&qxl_secondary_info);
  2281. }
  2282. type_init(qxl_register_types)
  2283. module_dep("ui-spice-core");