2
0

ati.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094
  1. /*
  2. * QEMU ATI SVGA emulation
  3. *
  4. * Copyright (c) 2019 BALATON Zoltan
  5. *
  6. * This work is licensed under the GNU GPL license version 2 or later.
  7. */
  8. /*
  9. * WARNING:
  10. * This is very incomplete and only enough for Linux console and some
  11. * unaccelerated X output at the moment.
  12. * Currently it's little more than a frame buffer with minimal functions,
  13. * other more advanced features of the hardware are yet to be implemented.
  14. * We only aim for Rage 128 Pro (and some RV100) and 2D only at first,
  15. * No 3D at all yet (maybe after 2D works, but feel free to improve it)
  16. */
  17. #include "qemu/osdep.h"
  18. #include "ati_int.h"
  19. #include "ati_regs.h"
  20. #include "vga-access.h"
  21. #include "hw/qdev-properties.h"
  22. #include "vga_regs.h"
  23. #include "qemu/log.h"
  24. #include "qemu/module.h"
  25. #include "qemu/error-report.h"
  26. #include "qapi/error.h"
  27. #include "ui/console.h"
  28. #include "hw/display/i2c-ddc.h"
  29. #include "trace.h"
  30. #define ATI_DEBUG_HW_CURSOR 0
  31. #ifdef CONFIG_PIXMAN
  32. #define DEFAULT_X_PIXMAN 3
  33. #else
  34. #define DEFAULT_X_PIXMAN 0
  35. #endif
  36. static const struct {
  37. const char *name;
  38. uint16_t dev_id;
  39. } ati_model_aliases[] = {
  40. { "rage128p", PCI_DEVICE_ID_ATI_RAGE128_PF },
  41. { "rv100", PCI_DEVICE_ID_ATI_RADEON_QY },
  42. };
  43. enum { VGA_MODE, EXT_MODE };
  44. static void ati_vga_switch_mode(ATIVGAState *s)
  45. {
  46. DPRINTF("%d -> %d\n",
  47. s->mode, !!(s->regs.crtc_gen_cntl & CRTC2_EXT_DISP_EN));
  48. if (s->regs.crtc_gen_cntl & CRTC2_EXT_DISP_EN) {
  49. /* Extended mode enabled */
  50. s->mode = EXT_MODE;
  51. if (s->regs.crtc_gen_cntl & CRTC2_EN) {
  52. /* CRT controller enabled, use CRTC values */
  53. /* FIXME Should these be the same as VGA CRTC regs? */
  54. uint32_t offs = s->regs.crtc_offset & 0x07ffffff;
  55. int stride = (s->regs.crtc_pitch & 0x7ff) * 8;
  56. int bpp = 0;
  57. int h, v;
  58. if (s->regs.crtc_h_total_disp == 0) {
  59. s->regs.crtc_h_total_disp = ((640 / 8) - 1) << 16;
  60. }
  61. if (s->regs.crtc_v_total_disp == 0) {
  62. s->regs.crtc_v_total_disp = (480 - 1) << 16;
  63. }
  64. h = ((s->regs.crtc_h_total_disp >> 16) + 1) * 8;
  65. v = (s->regs.crtc_v_total_disp >> 16) + 1;
  66. switch (s->regs.crtc_gen_cntl & CRTC_PIX_WIDTH_MASK) {
  67. case CRTC_PIX_WIDTH_4BPP:
  68. bpp = 4;
  69. break;
  70. case CRTC_PIX_WIDTH_8BPP:
  71. bpp = 8;
  72. break;
  73. case CRTC_PIX_WIDTH_15BPP:
  74. bpp = 15;
  75. break;
  76. case CRTC_PIX_WIDTH_16BPP:
  77. bpp = 16;
  78. break;
  79. case CRTC_PIX_WIDTH_24BPP:
  80. bpp = 24;
  81. break;
  82. case CRTC_PIX_WIDTH_32BPP:
  83. bpp = 32;
  84. break;
  85. default:
  86. qemu_log_mask(LOG_UNIMP, "Unsupported bpp value\n");
  87. return;
  88. }
  89. DPRINTF("Switching to %dx%d %d %d @ %x\n", h, v, stride, bpp, offs);
  90. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  91. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_DISABLED);
  92. s->vga.big_endian_fb = (s->regs.config_cntl & APER_0_ENDIAN ||
  93. s->regs.config_cntl & APER_1_ENDIAN ?
  94. true : false);
  95. /* reset VBE regs then set up mode */
  96. s->vga.vbe_regs[VBE_DISPI_INDEX_XRES] = h;
  97. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] = v;
  98. s->vga.vbe_regs[VBE_DISPI_INDEX_BPP] = bpp;
  99. /* enable mode via ioport so it updates vga regs */
  100. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  101. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_ENABLED |
  102. VBE_DISPI_LFB_ENABLED | VBE_DISPI_NOCLEARMEM |
  103. (s->regs.dac_cntl & DAC_8BIT_EN ? VBE_DISPI_8BIT_DAC : 0));
  104. /* now set offset and stride after enable as that resets these */
  105. if (stride) {
  106. int bypp = DIV_ROUND_UP(bpp, BITS_PER_BYTE);
  107. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_VIRT_WIDTH);
  108. vbe_ioport_write_data(&s->vga, 0, stride);
  109. stride *= bypp;
  110. if (offs % stride) {
  111. DPRINTF("CRTC offset is not multiple of pitch\n");
  112. vbe_ioport_write_index(&s->vga, 0,
  113. VBE_DISPI_INDEX_X_OFFSET);
  114. vbe_ioport_write_data(&s->vga, 0, offs % stride / bypp);
  115. }
  116. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_Y_OFFSET);
  117. vbe_ioport_write_data(&s->vga, 0, offs / stride);
  118. DPRINTF("VBE offset (%d,%d), vbe_start_addr=%x\n",
  119. s->vga.vbe_regs[VBE_DISPI_INDEX_X_OFFSET],
  120. s->vga.vbe_regs[VBE_DISPI_INDEX_Y_OFFSET],
  121. s->vga.vbe_start_addr);
  122. }
  123. }
  124. } else {
  125. /* VGA mode enabled */
  126. s->mode = VGA_MODE;
  127. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  128. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_DISABLED);
  129. }
  130. }
  131. /* Used by host side hardware cursor */
  132. static void ati_cursor_define(ATIVGAState *s)
  133. {
  134. uint8_t data[1024];
  135. uint32_t srcoff;
  136. int i, j, idx = 0;
  137. if ((s->regs.cur_offset & BIT(31)) || s->cursor_guest_mode) {
  138. return; /* Do not update cursor if locked or rendered by guest */
  139. }
  140. /* FIXME handle cur_hv_offs correctly */
  141. srcoff = s->regs.cur_offset -
  142. (s->regs.cur_hv_offs >> 16) - (s->regs.cur_hv_offs & 0xffff) * 16;
  143. for (i = 0; i < 64; i++) {
  144. for (j = 0; j < 8; j++, idx++) {
  145. data[idx] = vga_read_byte(&s->vga, srcoff + i * 16 + j);
  146. data[512 + idx] = vga_read_byte(&s->vga, srcoff + i * 16 + j + 8);
  147. }
  148. }
  149. if (!s->cursor) {
  150. s->cursor = cursor_alloc(64, 64);
  151. }
  152. cursor_set_mono(s->cursor, s->regs.cur_color1, s->regs.cur_color0,
  153. &data[512], 1, &data[0]);
  154. dpy_cursor_define(s->vga.con, s->cursor);
  155. }
  156. /* Alternatively support guest rendered hardware cursor */
  157. static void ati_cursor_invalidate(VGACommonState *vga)
  158. {
  159. ATIVGAState *s = container_of(vga, ATIVGAState, vga);
  160. int size = (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) ? 64 : 0;
  161. if (s->regs.cur_offset & BIT(31)) {
  162. return; /* Do not update cursor if locked */
  163. }
  164. if (s->cursor_size != size ||
  165. vga->hw_cursor_x != s->regs.cur_hv_pos >> 16 ||
  166. vga->hw_cursor_y != (s->regs.cur_hv_pos & 0xffff) ||
  167. s->cursor_offset != s->regs.cur_offset - (s->regs.cur_hv_offs >> 16) -
  168. (s->regs.cur_hv_offs & 0xffff) * 16) {
  169. /* Remove old cursor then update and show new one if needed */
  170. vga_invalidate_scanlines(vga, vga->hw_cursor_y, vga->hw_cursor_y + 63);
  171. vga->hw_cursor_x = s->regs.cur_hv_pos >> 16;
  172. vga->hw_cursor_y = s->regs.cur_hv_pos & 0xffff;
  173. s->cursor_offset = s->regs.cur_offset - (s->regs.cur_hv_offs >> 16) -
  174. (s->regs.cur_hv_offs & 0xffff) * 16;
  175. s->cursor_size = size;
  176. if (size) {
  177. vga_invalidate_scanlines(vga,
  178. vga->hw_cursor_y, vga->hw_cursor_y + 63);
  179. }
  180. }
  181. }
  182. static void ati_cursor_draw_line(VGACommonState *vga, uint8_t *d, int scr_y)
  183. {
  184. ATIVGAState *s = container_of(vga, ATIVGAState, vga);
  185. uint32_t srcoff;
  186. uint32_t *dp = (uint32_t *)d;
  187. int i, j, h;
  188. if (!(s->regs.crtc_gen_cntl & CRTC2_CUR_EN) ||
  189. scr_y < vga->hw_cursor_y || scr_y >= vga->hw_cursor_y + 64 ||
  190. scr_y > s->regs.crtc_v_total_disp >> 16) {
  191. return;
  192. }
  193. /* FIXME handle cur_hv_offs correctly */
  194. srcoff = s->cursor_offset + (scr_y - vga->hw_cursor_y) * 16;
  195. dp = &dp[vga->hw_cursor_x];
  196. h = ((s->regs.crtc_h_total_disp >> 16) + 1) * 8;
  197. for (i = 0; i < 8; i++) {
  198. uint32_t color;
  199. uint8_t abits = vga_read_byte(vga, srcoff + i);
  200. uint8_t xbits = vga_read_byte(vga, srcoff + i + 8);
  201. for (j = 0; j < 8; j++, abits <<= 1, xbits <<= 1) {
  202. if (abits & BIT(7)) {
  203. if (xbits & BIT(7)) {
  204. color = dp[i * 8 + j] ^ 0xffffffff; /* complement */
  205. } else {
  206. continue; /* transparent, no change */
  207. }
  208. } else {
  209. color = (xbits & BIT(7) ? s->regs.cur_color1 :
  210. s->regs.cur_color0) | 0xff000000;
  211. }
  212. if (vga->hw_cursor_x + i * 8 + j >= h) {
  213. return; /* end of screen, don't span to next line */
  214. }
  215. dp[i * 8 + j] = color;
  216. }
  217. }
  218. }
  219. static uint64_t ati_i2c(bitbang_i2c_interface *i2c, uint64_t data, int base)
  220. {
  221. bool c = (data & BIT(base + 17) ? !!(data & BIT(base + 1)) : 1);
  222. bool d = (data & BIT(base + 16) ? !!(data & BIT(base)) : 1);
  223. bitbang_i2c_set(i2c, BITBANG_I2C_SCL, c);
  224. d = bitbang_i2c_set(i2c, BITBANG_I2C_SDA, d);
  225. data &= ~0xf00ULL;
  226. if (c) {
  227. data |= BIT(base + 9);
  228. }
  229. if (d) {
  230. data |= BIT(base + 8);
  231. }
  232. return data;
  233. }
  234. static void ati_vga_update_irq(ATIVGAState *s)
  235. {
  236. pci_set_irq(&s->dev, !!(s->regs.gen_int_status & s->regs.gen_int_cntl));
  237. }
  238. static void ati_vga_vblank_irq(void *opaque)
  239. {
  240. ATIVGAState *s = opaque;
  241. timer_mod(&s->vblank_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  242. NANOSECONDS_PER_SECOND / 60);
  243. s->regs.gen_int_status |= CRTC_VBLANK_INT;
  244. ati_vga_update_irq(s);
  245. }
  246. static inline uint64_t ati_reg_read_offs(uint32_t reg, int offs,
  247. unsigned int size)
  248. {
  249. if (offs == 0 && size == 4) {
  250. return reg;
  251. } else {
  252. return extract32(reg, offs * BITS_PER_BYTE, size * BITS_PER_BYTE);
  253. }
  254. }
  255. static uint64_t ati_mm_read(void *opaque, hwaddr addr, unsigned int size)
  256. {
  257. ATIVGAState *s = opaque;
  258. uint64_t val = 0;
  259. switch (addr) {
  260. case MM_INDEX:
  261. val = s->regs.mm_index;
  262. break;
  263. case MM_DATA ... MM_DATA + 3:
  264. /* indexed access to regs or memory */
  265. if (s->regs.mm_index & BIT(31)) {
  266. uint32_t idx = s->regs.mm_index & ~BIT(31);
  267. if (idx <= s->vga.vram_size - size) {
  268. val = ldn_le_p(s->vga.vram_ptr + idx, size);
  269. }
  270. } else if (s->regs.mm_index > MM_DATA + 3) {
  271. val = ati_mm_read(s, s->regs.mm_index + addr - MM_DATA, size);
  272. } else {
  273. qemu_log_mask(LOG_GUEST_ERROR,
  274. "ati_mm_read: mm_index too small: %u\n", s->regs.mm_index);
  275. }
  276. break;
  277. case BIOS_0_SCRATCH ... BUS_CNTL - 1:
  278. {
  279. int i = (addr - BIOS_0_SCRATCH) / 4;
  280. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF && i > 3) {
  281. break;
  282. }
  283. val = ati_reg_read_offs(s->regs.bios_scratch[i],
  284. addr - (BIOS_0_SCRATCH + i * 4), size);
  285. break;
  286. }
  287. case GEN_INT_CNTL:
  288. val = s->regs.gen_int_cntl;
  289. break;
  290. case GEN_INT_STATUS:
  291. val = s->regs.gen_int_status;
  292. break;
  293. case CRTC_GEN_CNTL ... CRTC_GEN_CNTL + 3:
  294. val = ati_reg_read_offs(s->regs.crtc_gen_cntl,
  295. addr - CRTC_GEN_CNTL, size);
  296. break;
  297. case CRTC_EXT_CNTL ... CRTC_EXT_CNTL + 3:
  298. val = ati_reg_read_offs(s->regs.crtc_ext_cntl,
  299. addr - CRTC_EXT_CNTL, size);
  300. break;
  301. case DAC_CNTL:
  302. val = s->regs.dac_cntl;
  303. break;
  304. case GPIO_VGA_DDC ... GPIO_VGA_DDC + 3:
  305. val = ati_reg_read_offs(s->regs.gpio_vga_ddc,
  306. addr - GPIO_VGA_DDC, size);
  307. break;
  308. case GPIO_DVI_DDC ... GPIO_DVI_DDC + 3:
  309. val = ati_reg_read_offs(s->regs.gpio_dvi_ddc,
  310. addr - GPIO_DVI_DDC, size);
  311. break;
  312. case GPIO_MONID ... GPIO_MONID + 3:
  313. val = ati_reg_read_offs(s->regs.gpio_monid,
  314. addr - GPIO_MONID, size);
  315. break;
  316. case PALETTE_INDEX:
  317. /* FIXME unaligned access */
  318. val = vga_ioport_read(&s->vga, VGA_PEL_IR) << 16;
  319. val |= vga_ioport_read(&s->vga, VGA_PEL_IW) & 0xff;
  320. break;
  321. case PALETTE_DATA:
  322. val = vga_ioport_read(&s->vga, VGA_PEL_D);
  323. break;
  324. case PALETTE_30_DATA:
  325. val = s->regs.palette[vga_ioport_read(&s->vga, VGA_PEL_IR)];
  326. break;
  327. case CNFG_CNTL:
  328. val = s->regs.config_cntl;
  329. break;
  330. case CNFG_MEMSIZE:
  331. val = s->vga.vram_size;
  332. break;
  333. case CONFIG_APER_0_BASE:
  334. case CONFIG_APER_1_BASE:
  335. val = pci_default_read_config(&s->dev,
  336. PCI_BASE_ADDRESS_0, size) & 0xfffffff0;
  337. break;
  338. case CONFIG_APER_SIZE:
  339. val = s->vga.vram_size / 2;
  340. break;
  341. case CONFIG_REG_1_BASE:
  342. val = pci_default_read_config(&s->dev,
  343. PCI_BASE_ADDRESS_2, size) & 0xfffffff0;
  344. break;
  345. case CONFIG_REG_APER_SIZE:
  346. val = memory_region_size(&s->mm) / 2;
  347. break;
  348. case HOST_PATH_CNTL:
  349. val = BIT(23); /* Radeon HDP_APER_CNTL */
  350. break;
  351. case MC_STATUS:
  352. val = 5;
  353. break;
  354. case MEM_SDRAM_MODE_REG:
  355. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  356. val = BIT(28) | BIT(20);
  357. }
  358. break;
  359. case RBBM_STATUS:
  360. case GUI_STAT:
  361. val = 64; /* free CMDFIFO entries */
  362. break;
  363. case CRTC_H_TOTAL_DISP:
  364. val = s->regs.crtc_h_total_disp;
  365. break;
  366. case CRTC_H_SYNC_STRT_WID:
  367. val = s->regs.crtc_h_sync_strt_wid;
  368. break;
  369. case CRTC_V_TOTAL_DISP:
  370. val = s->regs.crtc_v_total_disp;
  371. break;
  372. case CRTC_V_SYNC_STRT_WID:
  373. val = s->regs.crtc_v_sync_strt_wid;
  374. break;
  375. case CRTC_OFFSET:
  376. val = s->regs.crtc_offset;
  377. break;
  378. case CRTC_OFFSET_CNTL:
  379. val = s->regs.crtc_offset_cntl;
  380. break;
  381. case CRTC_PITCH:
  382. val = s->regs.crtc_pitch;
  383. break;
  384. case 0xf00 ... 0xfff:
  385. val = pci_default_read_config(&s->dev, addr - 0xf00, size);
  386. break;
  387. case CUR_OFFSET ... CUR_OFFSET + 3:
  388. val = ati_reg_read_offs(s->regs.cur_offset, addr - CUR_OFFSET, size);
  389. break;
  390. case CUR_HORZ_VERT_POSN ... CUR_HORZ_VERT_POSN + 3:
  391. val = ati_reg_read_offs(s->regs.cur_hv_pos,
  392. addr - CUR_HORZ_VERT_POSN, size);
  393. if (addr + size > CUR_HORZ_VERT_POSN + 3) {
  394. val |= (s->regs.cur_offset & BIT(31)) >> (4 - size);
  395. }
  396. break;
  397. case CUR_HORZ_VERT_OFF ... CUR_HORZ_VERT_OFF + 3:
  398. val = ati_reg_read_offs(s->regs.cur_hv_offs,
  399. addr - CUR_HORZ_VERT_OFF, size);
  400. if (addr + size > CUR_HORZ_VERT_OFF + 3) {
  401. val |= (s->regs.cur_offset & BIT(31)) >> (4 - size);
  402. }
  403. break;
  404. case CUR_CLR0 ... CUR_CLR0 + 3:
  405. val = ati_reg_read_offs(s->regs.cur_color0, addr - CUR_CLR0, size);
  406. break;
  407. case CUR_CLR1 ... CUR_CLR1 + 3:
  408. val = ati_reg_read_offs(s->regs.cur_color1, addr - CUR_CLR1, size);
  409. break;
  410. case DST_OFFSET:
  411. val = s->regs.dst_offset;
  412. break;
  413. case DST_PITCH:
  414. val = s->regs.dst_pitch;
  415. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  416. val &= s->regs.dst_tile << 16;
  417. }
  418. break;
  419. case DST_WIDTH:
  420. val = s->regs.dst_width;
  421. break;
  422. case DST_HEIGHT:
  423. val = s->regs.dst_height;
  424. break;
  425. case SRC_X:
  426. val = s->regs.src_x;
  427. break;
  428. case SRC_Y:
  429. val = s->regs.src_y;
  430. break;
  431. case DST_X:
  432. val = s->regs.dst_x;
  433. break;
  434. case DST_Y:
  435. val = s->regs.dst_y;
  436. break;
  437. case DP_GUI_MASTER_CNTL:
  438. val = s->regs.dp_gui_master_cntl;
  439. break;
  440. case SRC_OFFSET:
  441. val = s->regs.src_offset;
  442. break;
  443. case SRC_PITCH:
  444. val = s->regs.src_pitch;
  445. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  446. val &= s->regs.src_tile << 16;
  447. }
  448. break;
  449. case DP_BRUSH_BKGD_CLR:
  450. val = s->regs.dp_brush_bkgd_clr;
  451. break;
  452. case DP_BRUSH_FRGD_CLR:
  453. val = s->regs.dp_brush_frgd_clr;
  454. break;
  455. case DP_SRC_FRGD_CLR:
  456. val = s->regs.dp_src_frgd_clr;
  457. break;
  458. case DP_SRC_BKGD_CLR:
  459. val = s->regs.dp_src_bkgd_clr;
  460. break;
  461. case DP_CNTL:
  462. val = s->regs.dp_cntl;
  463. break;
  464. case DP_DATATYPE:
  465. val = s->regs.dp_datatype;
  466. break;
  467. case DP_MIX:
  468. val = s->regs.dp_mix;
  469. break;
  470. case DP_WRITE_MASK:
  471. val = s->regs.dp_write_mask;
  472. break;
  473. case DEFAULT_OFFSET:
  474. val = s->regs.default_offset;
  475. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  476. val >>= 10;
  477. val |= s->regs.default_pitch << 16;
  478. val |= s->regs.default_tile << 30;
  479. }
  480. break;
  481. case DEFAULT_PITCH:
  482. val = s->regs.default_pitch;
  483. val |= s->regs.default_tile << 16;
  484. break;
  485. case DEFAULT_SC_BOTTOM_RIGHT:
  486. val = s->regs.default_sc_bottom_right;
  487. break;
  488. default:
  489. break;
  490. }
  491. if (addr < CUR_OFFSET || addr > CUR_CLR1 || ATI_DEBUG_HW_CURSOR) {
  492. trace_ati_mm_read(size, addr, ati_reg_name(addr & ~3ULL), val);
  493. }
  494. return val;
  495. }
  496. static inline void ati_reg_write_offs(uint32_t *reg, int offs,
  497. uint64_t data, unsigned int size)
  498. {
  499. if (offs == 0 && size == 4) {
  500. *reg = data;
  501. } else {
  502. *reg = deposit32(*reg, offs * BITS_PER_BYTE, size * BITS_PER_BYTE,
  503. data);
  504. }
  505. }
  506. static void ati_mm_write(void *opaque, hwaddr addr,
  507. uint64_t data, unsigned int size)
  508. {
  509. ATIVGAState *s = opaque;
  510. if (addr < CUR_OFFSET || addr > CUR_CLR1 || ATI_DEBUG_HW_CURSOR) {
  511. trace_ati_mm_write(size, addr, ati_reg_name(addr & ~3ULL), data);
  512. }
  513. switch (addr) {
  514. case MM_INDEX:
  515. s->regs.mm_index = data & ~3;
  516. break;
  517. case MM_DATA ... MM_DATA + 3:
  518. /* indexed access to regs or memory */
  519. if (s->regs.mm_index & BIT(31)) {
  520. uint32_t idx = s->regs.mm_index & ~BIT(31);
  521. if (idx <= s->vga.vram_size - size) {
  522. stn_le_p(s->vga.vram_ptr + idx, size, data);
  523. }
  524. } else if (s->regs.mm_index > MM_DATA + 3) {
  525. ati_mm_write(s, s->regs.mm_index + addr - MM_DATA, data, size);
  526. } else {
  527. qemu_log_mask(LOG_GUEST_ERROR,
  528. "ati_mm_write: mm_index too small: %u\n", s->regs.mm_index);
  529. }
  530. break;
  531. case BIOS_0_SCRATCH ... BUS_CNTL - 1:
  532. {
  533. int i = (addr - BIOS_0_SCRATCH) / 4;
  534. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF && i > 3) {
  535. break;
  536. }
  537. ati_reg_write_offs(&s->regs.bios_scratch[i],
  538. addr - (BIOS_0_SCRATCH + i * 4), data, size);
  539. break;
  540. }
  541. case GEN_INT_CNTL:
  542. s->regs.gen_int_cntl = data;
  543. if (data & CRTC_VBLANK_INT) {
  544. ati_vga_vblank_irq(s);
  545. } else {
  546. timer_del(&s->vblank_timer);
  547. ati_vga_update_irq(s);
  548. }
  549. break;
  550. case GEN_INT_STATUS:
  551. data &= (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF ?
  552. 0x000f040fUL : 0xfc080effUL);
  553. s->regs.gen_int_status &= ~data;
  554. ati_vga_update_irq(s);
  555. break;
  556. case CRTC_GEN_CNTL ... CRTC_GEN_CNTL + 3:
  557. {
  558. uint32_t val = s->regs.crtc_gen_cntl;
  559. ati_reg_write_offs(&s->regs.crtc_gen_cntl,
  560. addr - CRTC_GEN_CNTL, data, size);
  561. if ((val & CRTC2_CUR_EN) != (s->regs.crtc_gen_cntl & CRTC2_CUR_EN)) {
  562. if (s->cursor_guest_mode) {
  563. s->vga.force_shadow = !!(s->regs.crtc_gen_cntl & CRTC2_CUR_EN);
  564. } else {
  565. if (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) {
  566. ati_cursor_define(s);
  567. }
  568. dpy_mouse_set(s->vga.con, s->regs.cur_hv_pos >> 16,
  569. s->regs.cur_hv_pos & 0xffff,
  570. (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) != 0);
  571. }
  572. }
  573. if ((val & (CRTC2_EXT_DISP_EN | CRTC2_EN)) !=
  574. (s->regs.crtc_gen_cntl & (CRTC2_EXT_DISP_EN | CRTC2_EN))) {
  575. ati_vga_switch_mode(s);
  576. }
  577. break;
  578. }
  579. case CRTC_EXT_CNTL ... CRTC_EXT_CNTL + 3:
  580. {
  581. uint32_t val = s->regs.crtc_ext_cntl;
  582. ati_reg_write_offs(&s->regs.crtc_ext_cntl,
  583. addr - CRTC_EXT_CNTL, data, size);
  584. if (s->regs.crtc_ext_cntl & CRT_CRTC_DISPLAY_DIS) {
  585. DPRINTF("Display disabled\n");
  586. s->vga.ar_index &= ~BIT(5);
  587. } else {
  588. DPRINTF("Display enabled\n");
  589. s->vga.ar_index |= BIT(5);
  590. ati_vga_switch_mode(s);
  591. }
  592. if ((val & CRT_CRTC_DISPLAY_DIS) !=
  593. (s->regs.crtc_ext_cntl & CRT_CRTC_DISPLAY_DIS)) {
  594. ati_vga_switch_mode(s);
  595. }
  596. break;
  597. }
  598. case DAC_CNTL:
  599. s->regs.dac_cntl = data & 0xffffe3ff;
  600. s->vga.dac_8bit = !!(data & DAC_8BIT_EN);
  601. break;
  602. /*
  603. * GPIO regs for DDC access. Because some drivers access these via
  604. * multiple byte writes we have to be careful when we send bits to
  605. * avoid spurious changes in bitbang_i2c state. Only do it when either
  606. * the enable bits are changed or output bits changed while enabled.
  607. */
  608. case GPIO_VGA_DDC ... GPIO_VGA_DDC + 3:
  609. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  610. /* FIXME: Maybe add a property to select VGA or DVI port? */
  611. }
  612. break;
  613. case GPIO_DVI_DDC ... GPIO_DVI_DDC + 3:
  614. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  615. ati_reg_write_offs(&s->regs.gpio_dvi_ddc,
  616. addr - GPIO_DVI_DDC, data, size);
  617. if ((addr <= GPIO_DVI_DDC + 2 && addr + size > GPIO_DVI_DDC + 2) ||
  618. (addr == GPIO_DVI_DDC && (s->regs.gpio_dvi_ddc & 0x30000))) {
  619. s->regs.gpio_dvi_ddc = ati_i2c(&s->bbi2c,
  620. s->regs.gpio_dvi_ddc, 0);
  621. }
  622. }
  623. break;
  624. case GPIO_MONID ... GPIO_MONID + 3:
  625. /* FIXME What does Radeon have here? */
  626. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  627. /* Rage128p accesses DDC via MONID(1-2) with additional mask bit */
  628. ati_reg_write_offs(&s->regs.gpio_monid,
  629. addr - GPIO_MONID, data, size);
  630. if ((s->regs.gpio_monid & BIT(25)) &&
  631. ((addr <= GPIO_MONID + 2 && addr + size > GPIO_MONID + 2) ||
  632. (addr == GPIO_MONID && (s->regs.gpio_monid & 0x60000)))) {
  633. s->regs.gpio_monid = ati_i2c(&s->bbi2c, s->regs.gpio_monid, 1);
  634. }
  635. }
  636. break;
  637. case PALETTE_INDEX ... PALETTE_INDEX + 3:
  638. if (size == 4) {
  639. vga_ioport_write(&s->vga, VGA_PEL_IR, (data >> 16) & 0xff);
  640. vga_ioport_write(&s->vga, VGA_PEL_IW, data & 0xff);
  641. } else {
  642. if (addr == PALETTE_INDEX) {
  643. vga_ioport_write(&s->vga, VGA_PEL_IW, data & 0xff);
  644. } else {
  645. vga_ioport_write(&s->vga, VGA_PEL_IR, data & 0xff);
  646. }
  647. }
  648. break;
  649. case PALETTE_DATA ... PALETTE_DATA + 3:
  650. data <<= addr - PALETTE_DATA;
  651. data = bswap32(data) >> 8;
  652. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  653. data >>= 8;
  654. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  655. data >>= 8;
  656. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  657. break;
  658. case PALETTE_30_DATA:
  659. s->regs.palette[vga_ioport_read(&s->vga, VGA_PEL_IW)] = data;
  660. vga_ioport_write(&s->vga, VGA_PEL_D, (data >> 22) & 0xff);
  661. vga_ioport_write(&s->vga, VGA_PEL_D, (data >> 12) & 0xff);
  662. vga_ioport_write(&s->vga, VGA_PEL_D, (data >> 2) & 0xff);
  663. break;
  664. case CNFG_CNTL:
  665. s->regs.config_cntl = data;
  666. break;
  667. case CRTC_H_TOTAL_DISP:
  668. s->regs.crtc_h_total_disp = data & 0x07ff07ff;
  669. break;
  670. case CRTC_H_SYNC_STRT_WID:
  671. s->regs.crtc_h_sync_strt_wid = data & 0x17bf1fff;
  672. break;
  673. case CRTC_V_TOTAL_DISP:
  674. s->regs.crtc_v_total_disp = data & 0x0fff0fff;
  675. break;
  676. case CRTC_V_SYNC_STRT_WID:
  677. s->regs.crtc_v_sync_strt_wid = data & 0x9f0fff;
  678. break;
  679. case CRTC_OFFSET:
  680. s->regs.crtc_offset = data & 0xc7ffffff;
  681. break;
  682. case CRTC_OFFSET_CNTL:
  683. s->regs.crtc_offset_cntl = data; /* FIXME */
  684. break;
  685. case CRTC_PITCH:
  686. s->regs.crtc_pitch = data & 0x07ff07ff;
  687. break;
  688. case 0xf00 ... 0xfff:
  689. /* read-only copy of PCI config space so ignore writes */
  690. break;
  691. case CUR_OFFSET ... CUR_OFFSET + 3:
  692. {
  693. uint32_t t = s->regs.cur_offset;
  694. ati_reg_write_offs(&t, addr - CUR_OFFSET, data, size);
  695. t &= 0x87fffff0;
  696. if (s->regs.cur_offset != t) {
  697. s->regs.cur_offset = t;
  698. ati_cursor_define(s);
  699. }
  700. break;
  701. }
  702. case CUR_HORZ_VERT_POSN ... CUR_HORZ_VERT_POSN + 3:
  703. {
  704. uint32_t t = s->regs.cur_hv_pos | (s->regs.cur_offset & BIT(31));
  705. ati_reg_write_offs(&t, addr - CUR_HORZ_VERT_POSN, data, size);
  706. s->regs.cur_hv_pos = t & 0x3fff0fff;
  707. if (t & BIT(31)) {
  708. s->regs.cur_offset |= t & BIT(31);
  709. } else if (s->regs.cur_offset & BIT(31)) {
  710. s->regs.cur_offset &= ~BIT(31);
  711. ati_cursor_define(s);
  712. }
  713. if (!s->cursor_guest_mode &&
  714. (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) && !(t & BIT(31))) {
  715. dpy_mouse_set(s->vga.con, s->regs.cur_hv_pos >> 16,
  716. s->regs.cur_hv_pos & 0xffff, true);
  717. }
  718. break;
  719. }
  720. case CUR_HORZ_VERT_OFF:
  721. {
  722. uint32_t t = s->regs.cur_hv_offs | (s->regs.cur_offset & BIT(31));
  723. ati_reg_write_offs(&t, addr - CUR_HORZ_VERT_OFF, data, size);
  724. s->regs.cur_hv_offs = t & 0x3f003f;
  725. if (t & BIT(31)) {
  726. s->regs.cur_offset |= t & BIT(31);
  727. } else if (s->regs.cur_offset & BIT(31)) {
  728. s->regs.cur_offset &= ~BIT(31);
  729. ati_cursor_define(s);
  730. }
  731. break;
  732. }
  733. case CUR_CLR0 ... CUR_CLR0 + 3:
  734. {
  735. uint32_t t = s->regs.cur_color0;
  736. ati_reg_write_offs(&t, addr - CUR_CLR0, data, size);
  737. t &= 0xffffff;
  738. if (s->regs.cur_color0 != t) {
  739. s->regs.cur_color0 = t;
  740. ati_cursor_define(s);
  741. }
  742. break;
  743. }
  744. case CUR_CLR1 ... CUR_CLR1 + 3:
  745. /*
  746. * Update cursor unconditionally here because some clients set up
  747. * other registers before actually writing cursor data to memory at
  748. * offset so we would miss cursor change unless always updating here
  749. */
  750. ati_reg_write_offs(&s->regs.cur_color1, addr - CUR_CLR1, data, size);
  751. s->regs.cur_color1 &= 0xffffff;
  752. ati_cursor_define(s);
  753. break;
  754. case DST_OFFSET:
  755. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  756. s->regs.dst_offset = data & 0xfffffff0;
  757. } else {
  758. s->regs.dst_offset = data & 0xfffffc00;
  759. }
  760. break;
  761. case DST_PITCH:
  762. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  763. s->regs.dst_pitch = data & 0x3fff;
  764. s->regs.dst_tile = (data >> 16) & 1;
  765. } else {
  766. s->regs.dst_pitch = data & 0x3ff0;
  767. }
  768. break;
  769. case DST_TILE:
  770. if (s->dev_id == PCI_DEVICE_ID_ATI_RADEON_QY) {
  771. s->regs.dst_tile = data & 3;
  772. }
  773. break;
  774. case DST_WIDTH:
  775. s->regs.dst_width = data & 0x3fff;
  776. ati_2d_blt(s);
  777. break;
  778. case DST_HEIGHT:
  779. s->regs.dst_height = data & 0x3fff;
  780. break;
  781. case SRC_X:
  782. s->regs.src_x = data & 0x3fff;
  783. break;
  784. case SRC_Y:
  785. s->regs.src_y = data & 0x3fff;
  786. break;
  787. case DST_X:
  788. s->regs.dst_x = data & 0x3fff;
  789. break;
  790. case DST_Y:
  791. s->regs.dst_y = data & 0x3fff;
  792. break;
  793. case SRC_PITCH_OFFSET:
  794. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  795. s->regs.src_offset = (data & 0x1fffff) << 5;
  796. s->regs.src_pitch = (data & 0x7fe00000) >> 21;
  797. s->regs.src_tile = data >> 31;
  798. } else {
  799. s->regs.src_offset = (data & 0x3fffff) << 10;
  800. s->regs.src_pitch = (data & 0x3fc00000) >> 16;
  801. s->regs.src_tile = (data >> 30) & 1;
  802. }
  803. break;
  804. case DST_PITCH_OFFSET:
  805. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  806. s->regs.dst_offset = (data & 0x1fffff) << 5;
  807. s->regs.dst_pitch = (data & 0x7fe00000) >> 21;
  808. s->regs.dst_tile = data >> 31;
  809. } else {
  810. s->regs.dst_offset = (data & 0x3fffff) << 10;
  811. s->regs.dst_pitch = (data & 0x3fc00000) >> 16;
  812. s->regs.dst_tile = data >> 30;
  813. }
  814. break;
  815. case SRC_Y_X:
  816. s->regs.src_x = data & 0x3fff;
  817. s->regs.src_y = (data >> 16) & 0x3fff;
  818. break;
  819. case DST_Y_X:
  820. s->regs.dst_x = data & 0x3fff;
  821. s->regs.dst_y = (data >> 16) & 0x3fff;
  822. break;
  823. case DST_HEIGHT_WIDTH:
  824. s->regs.dst_width = data & 0x3fff;
  825. s->regs.dst_height = (data >> 16) & 0x3fff;
  826. ati_2d_blt(s);
  827. break;
  828. case DP_GUI_MASTER_CNTL:
  829. s->regs.dp_gui_master_cntl = data & 0xf800000f;
  830. s->regs.dp_datatype = (data & 0x0f00) >> 8 | (data & 0x30f0) << 4 |
  831. (data & 0x4000) << 16;
  832. s->regs.dp_mix = (data & GMC_ROP3_MASK) | (data & 0x7000000) >> 16;
  833. break;
  834. case DST_WIDTH_X:
  835. s->regs.dst_x = data & 0x3fff;
  836. s->regs.dst_width = (data >> 16) & 0x3fff;
  837. ati_2d_blt(s);
  838. break;
  839. case SRC_X_Y:
  840. s->regs.src_y = data & 0x3fff;
  841. s->regs.src_x = (data >> 16) & 0x3fff;
  842. break;
  843. case DST_X_Y:
  844. s->regs.dst_y = data & 0x3fff;
  845. s->regs.dst_x = (data >> 16) & 0x3fff;
  846. break;
  847. case DST_WIDTH_HEIGHT:
  848. s->regs.dst_height = data & 0x3fff;
  849. s->regs.dst_width = (data >> 16) & 0x3fff;
  850. ati_2d_blt(s);
  851. break;
  852. case DST_HEIGHT_Y:
  853. s->regs.dst_y = data & 0x3fff;
  854. s->regs.dst_height = (data >> 16) & 0x3fff;
  855. break;
  856. case SRC_OFFSET:
  857. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  858. s->regs.src_offset = data & 0xfffffff0;
  859. } else {
  860. s->regs.src_offset = data & 0xfffffc00;
  861. }
  862. break;
  863. case SRC_PITCH:
  864. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  865. s->regs.src_pitch = data & 0x3fff;
  866. s->regs.src_tile = (data >> 16) & 1;
  867. } else {
  868. s->regs.src_pitch = data & 0x3ff0;
  869. }
  870. break;
  871. case DP_BRUSH_BKGD_CLR:
  872. s->regs.dp_brush_bkgd_clr = data;
  873. break;
  874. case DP_BRUSH_FRGD_CLR:
  875. s->regs.dp_brush_frgd_clr = data;
  876. break;
  877. case DP_CNTL:
  878. s->regs.dp_cntl = data;
  879. break;
  880. case DP_DATATYPE:
  881. s->regs.dp_datatype = data & 0xe0070f0f;
  882. break;
  883. case DP_MIX:
  884. s->regs.dp_mix = data & 0x00ff0700;
  885. break;
  886. case DP_WRITE_MASK:
  887. s->regs.dp_write_mask = data;
  888. break;
  889. case DEFAULT_OFFSET:
  890. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  891. s->regs.default_offset = data & 0xfffffff0;
  892. } else {
  893. /* Radeon has DEFAULT_PITCH_OFFSET here like DST_PITCH_OFFSET */
  894. s->regs.default_offset = (data & 0x3fffff) << 10;
  895. s->regs.default_pitch = (data & 0x3fc00000) >> 16;
  896. s->regs.default_tile = data >> 30;
  897. }
  898. break;
  899. case DEFAULT_PITCH:
  900. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  901. s->regs.default_pitch = data & 0x3fff;
  902. s->regs.default_tile = (data >> 16) & 1;
  903. }
  904. break;
  905. case DEFAULT_SC_BOTTOM_RIGHT:
  906. s->regs.default_sc_bottom_right = data & 0x3fff3fff;
  907. break;
  908. default:
  909. break;
  910. }
  911. }
  912. static const MemoryRegionOps ati_mm_ops = {
  913. .read = ati_mm_read,
  914. .write = ati_mm_write,
  915. .endianness = DEVICE_LITTLE_ENDIAN,
  916. };
  917. static void ati_vga_realize(PCIDevice *dev, Error **errp)
  918. {
  919. ATIVGAState *s = ATI_VGA(dev);
  920. VGACommonState *vga = &s->vga;
  921. #ifndef CONFIG_PIXMAN
  922. if (s->use_pixman != 0) {
  923. warn_report("x-pixman != 0, not effective without PIXMAN");
  924. }
  925. #endif
  926. if (s->model) {
  927. int i;
  928. for (i = 0; i < ARRAY_SIZE(ati_model_aliases); i++) {
  929. if (!strcmp(s->model, ati_model_aliases[i].name)) {
  930. s->dev_id = ati_model_aliases[i].dev_id;
  931. break;
  932. }
  933. }
  934. if (i >= ARRAY_SIZE(ati_model_aliases)) {
  935. warn_report("Unknown ATI VGA model name, "
  936. "using default rage128p");
  937. }
  938. }
  939. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF &&
  940. s->dev_id != PCI_DEVICE_ID_ATI_RADEON_QY) {
  941. error_setg(errp, "Unknown ATI VGA device id, "
  942. "only 0x5046 and 0x5159 are supported");
  943. return;
  944. }
  945. pci_set_word(dev->config + PCI_DEVICE_ID, s->dev_id);
  946. if (s->dev_id == PCI_DEVICE_ID_ATI_RADEON_QY &&
  947. s->vga.vram_size_mb < 16) {
  948. warn_report("Too small video memory for device id");
  949. s->vga.vram_size_mb = 16;
  950. }
  951. /* init vga bits */
  952. if (!vga_common_init(vga, OBJECT(s), errp)) {
  953. return;
  954. }
  955. vga_init(vga, OBJECT(s), pci_address_space(dev),
  956. pci_address_space_io(dev), true);
  957. vga->con = graphic_console_init(DEVICE(s), 0, s->vga.hw_ops, vga);
  958. if (s->cursor_guest_mode) {
  959. vga->cursor_invalidate = ati_cursor_invalidate;
  960. vga->cursor_draw_line = ati_cursor_draw_line;
  961. }
  962. /* ddc, edid */
  963. I2CBus *i2cbus = i2c_init_bus(DEVICE(s), "ati-vga.ddc");
  964. bitbang_i2c_init(&s->bbi2c, i2cbus);
  965. I2CSlave *i2cddc = I2C_SLAVE(qdev_new(TYPE_I2CDDC));
  966. i2c_slave_set_address(i2cddc, 0x50);
  967. qdev_realize_and_unref(DEVICE(i2cddc), BUS(i2cbus), &error_abort);
  968. /* mmio register space */
  969. memory_region_init_io(&s->mm, OBJECT(s), &ati_mm_ops, s,
  970. "ati.mmregs", 0x4000);
  971. /* io space is alias to beginning of mmregs */
  972. memory_region_init_alias(&s->io, OBJECT(s), "ati.io", &s->mm, 0, 0x100);
  973. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
  974. pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io);
  975. pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mm);
  976. /* most interrupts are not yet emulated but MacOS needs at least VBlank */
  977. dev->config[PCI_INTERRUPT_PIN] = 1;
  978. timer_init_ns(&s->vblank_timer, QEMU_CLOCK_VIRTUAL, ati_vga_vblank_irq, s);
  979. }
  980. static void ati_vga_reset(DeviceState *dev)
  981. {
  982. ATIVGAState *s = ATI_VGA(dev);
  983. timer_del(&s->vblank_timer);
  984. ati_vga_update_irq(s);
  985. /* reset vga */
  986. vga_common_reset(&s->vga);
  987. s->mode = VGA_MODE;
  988. }
  989. static void ati_vga_exit(PCIDevice *dev)
  990. {
  991. ATIVGAState *s = ATI_VGA(dev);
  992. timer_del(&s->vblank_timer);
  993. graphic_console_close(s->vga.con);
  994. }
  995. static Property ati_vga_properties[] = {
  996. DEFINE_PROP_UINT32("vgamem_mb", ATIVGAState, vga.vram_size_mb, 16),
  997. DEFINE_PROP_STRING("model", ATIVGAState, model),
  998. DEFINE_PROP_UINT16("x-device-id", ATIVGAState, dev_id,
  999. PCI_DEVICE_ID_ATI_RAGE128_PF),
  1000. DEFINE_PROP_BOOL("guest_hwcursor", ATIVGAState, cursor_guest_mode, false),
  1001. /* this is a debug option, prefer PROP_UINT over PROP_BIT for simplicity */
  1002. DEFINE_PROP_UINT8("x-pixman", ATIVGAState, use_pixman, DEFAULT_X_PIXMAN),
  1003. DEFINE_PROP_END_OF_LIST()
  1004. };
  1005. static void ati_vga_class_init(ObjectClass *klass, void *data)
  1006. {
  1007. DeviceClass *dc = DEVICE_CLASS(klass);
  1008. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1009. device_class_set_legacy_reset(dc, ati_vga_reset);
  1010. device_class_set_props(dc, ati_vga_properties);
  1011. dc->hotpluggable = false;
  1012. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  1013. k->class_id = PCI_CLASS_DISPLAY_VGA;
  1014. k->vendor_id = PCI_VENDOR_ID_ATI;
  1015. k->device_id = PCI_DEVICE_ID_ATI_RAGE128_PF;
  1016. k->romfile = "vgabios-ati.bin";
  1017. k->realize = ati_vga_realize;
  1018. k->exit = ati_vga_exit;
  1019. }
  1020. static void ati_vga_init(Object *o)
  1021. {
  1022. object_property_set_description(o, "x-pixman", "Use pixman for: "
  1023. "1: fill, 2: blit");
  1024. }
  1025. static const TypeInfo ati_vga_info = {
  1026. .name = TYPE_ATI_VGA,
  1027. .parent = TYPE_PCI_DEVICE,
  1028. .instance_size = sizeof(ATIVGAState),
  1029. .class_init = ati_vga_class_init,
  1030. .instance_init = ati_vga_init,
  1031. .interfaces = (InterfaceInfo[]) {
  1032. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  1033. { },
  1034. },
  1035. };
  1036. static void ati_vga_register_types(void)
  1037. {
  1038. type_register_static(&ati_vga_info);
  1039. }
  1040. type_init(ati_vga_register_types)