2
0

renesas_sci.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Renesas Serial Communication Interface
  3. *
  4. * Datasheet: RX62N Group, RX621 Group User's Manual: Hardware
  5. * (Rev.1.40 R01UH0033EJ0140)
  6. *
  7. * Copyright (c) 2019 Yoshinori Sato
  8. *
  9. * SPDX-License-Identifier: GPL-2.0-or-later
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms and conditions of the GNU General Public License,
  13. * version 2 or later, as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program. If not, see <http://www.gnu.org/licenses/>.
  22. */
  23. #include "qemu/osdep.h"
  24. #include "qemu/log.h"
  25. #include "hw/irq.h"
  26. #include "hw/registerfields.h"
  27. #include "hw/qdev-properties.h"
  28. #include "hw/qdev-properties-system.h"
  29. #include "hw/char/renesas_sci.h"
  30. #include "migration/vmstate.h"
  31. /* SCI register map */
  32. REG8(SMR, 0)
  33. FIELD(SMR, CKS, 0, 2)
  34. FIELD(SMR, MP, 2, 1)
  35. FIELD(SMR, STOP, 3, 1)
  36. FIELD(SMR, PM, 4, 1)
  37. FIELD(SMR, PE, 5, 1)
  38. FIELD(SMR, CHR, 6, 1)
  39. FIELD(SMR, CM, 7, 1)
  40. REG8(BRR, 1)
  41. REG8(SCR, 2)
  42. FIELD(SCR, CKE, 0, 2)
  43. FIELD(SCR, TEIE, 2, 1)
  44. FIELD(SCR, MPIE, 3, 1)
  45. FIELD(SCR, RE, 4, 1)
  46. FIELD(SCR, TE, 5, 1)
  47. FIELD(SCR, RIE, 6, 1)
  48. FIELD(SCR, TIE, 7, 1)
  49. REG8(TDR, 3)
  50. REG8(SSR, 4)
  51. FIELD(SSR, MPBT, 0, 1)
  52. FIELD(SSR, MPB, 1, 1)
  53. FIELD(SSR, TEND, 2, 1)
  54. FIELD(SSR, ERR, 3, 3)
  55. FIELD(SSR, PER, 3, 1)
  56. FIELD(SSR, FER, 4, 1)
  57. FIELD(SSR, ORER, 5, 1)
  58. FIELD(SSR, RDRF, 6, 1)
  59. FIELD(SSR, TDRE, 7, 1)
  60. REG8(RDR, 5)
  61. REG8(SCMR, 6)
  62. FIELD(SCMR, SMIF, 0, 1)
  63. FIELD(SCMR, SINV, 2, 1)
  64. FIELD(SCMR, SDIR, 3, 1)
  65. FIELD(SCMR, BCP2, 7, 1)
  66. REG8(SEMR, 7)
  67. FIELD(SEMR, ACS0, 0, 1)
  68. FIELD(SEMR, ABCS, 4, 1)
  69. static int can_receive(void *opaque)
  70. {
  71. RSCIState *sci = RSCI(opaque);
  72. if (sci->rx_next > qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)) {
  73. return 0;
  74. } else {
  75. return FIELD_EX8(sci->scr, SCR, RE);
  76. }
  77. }
  78. static void receive(void *opaque, const uint8_t *buf, int size)
  79. {
  80. RSCIState *sci = RSCI(opaque);
  81. sci->rx_next = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + sci->trtime;
  82. if (FIELD_EX8(sci->ssr, SSR, RDRF) || size > 1) {
  83. sci->ssr = FIELD_DP8(sci->ssr, SSR, ORER, 1);
  84. if (FIELD_EX8(sci->scr, SCR, RIE)) {
  85. qemu_set_irq(sci->irq[ERI], 1);
  86. }
  87. } else {
  88. sci->rdr = buf[0];
  89. sci->ssr = FIELD_DP8(sci->ssr, SSR, RDRF, 1);
  90. if (FIELD_EX8(sci->scr, SCR, RIE)) {
  91. qemu_irq_pulse(sci->irq[RXI]);
  92. }
  93. }
  94. }
  95. static void send_byte(RSCIState *sci)
  96. {
  97. if (qemu_chr_fe_backend_connected(&sci->chr)) {
  98. qemu_chr_fe_write_all(&sci->chr, &sci->tdr, 1);
  99. }
  100. timer_mod(&sci->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + sci->trtime);
  101. sci->ssr = FIELD_DP8(sci->ssr, SSR, TEND, 0);
  102. sci->ssr = FIELD_DP8(sci->ssr, SSR, TDRE, 1);
  103. qemu_set_irq(sci->irq[TEI], 0);
  104. if (FIELD_EX8(sci->scr, SCR, TIE)) {
  105. qemu_irq_pulse(sci->irq[TXI]);
  106. }
  107. }
  108. static void txend(void *opaque)
  109. {
  110. RSCIState *sci = RSCI(opaque);
  111. if (!FIELD_EX8(sci->ssr, SSR, TDRE)) {
  112. send_byte(sci);
  113. } else {
  114. sci->ssr = FIELD_DP8(sci->ssr, SSR, TEND, 1);
  115. if (FIELD_EX8(sci->scr, SCR, TEIE)) {
  116. qemu_set_irq(sci->irq[TEI], 1);
  117. }
  118. }
  119. }
  120. static void update_trtime(RSCIState *sci)
  121. {
  122. /* char per bits */
  123. sci->trtime = 8 - FIELD_EX8(sci->smr, SMR, CHR);
  124. sci->trtime += FIELD_EX8(sci->smr, SMR, PE);
  125. sci->trtime += FIELD_EX8(sci->smr, SMR, STOP) + 1;
  126. /* x bit transmit time (32 * divrate * brr) / base freq */
  127. sci->trtime *= 32 * sci->brr;
  128. sci->trtime *= 1 << (2 * FIELD_EX8(sci->smr, SMR, CKS));
  129. sci->trtime *= NANOSECONDS_PER_SECOND;
  130. sci->trtime /= sci->input_freq;
  131. }
  132. static bool sci_is_tr_enabled(RSCIState *sci)
  133. {
  134. return FIELD_EX8(sci->scr, SCR, TE) || FIELD_EX8(sci->scr, SCR, RE);
  135. }
  136. static void sci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  137. {
  138. RSCIState *sci = RSCI(opaque);
  139. switch (offset) {
  140. case A_SMR:
  141. if (!sci_is_tr_enabled(sci)) {
  142. sci->smr = val;
  143. update_trtime(sci);
  144. }
  145. break;
  146. case A_BRR:
  147. if (!sci_is_tr_enabled(sci)) {
  148. sci->brr = val;
  149. update_trtime(sci);
  150. }
  151. break;
  152. case A_SCR:
  153. sci->scr = val;
  154. if (FIELD_EX8(sci->scr, SCR, TE)) {
  155. sci->ssr = FIELD_DP8(sci->ssr, SSR, TDRE, 1);
  156. sci->ssr = FIELD_DP8(sci->ssr, SSR, TEND, 1);
  157. if (FIELD_EX8(sci->scr, SCR, TIE)) {
  158. qemu_irq_pulse(sci->irq[TXI]);
  159. }
  160. }
  161. if (!FIELD_EX8(sci->scr, SCR, TEIE)) {
  162. qemu_set_irq(sci->irq[TEI], 0);
  163. }
  164. if (!FIELD_EX8(sci->scr, SCR, RIE)) {
  165. qemu_set_irq(sci->irq[ERI], 0);
  166. }
  167. break;
  168. case A_TDR:
  169. sci->tdr = val;
  170. if (FIELD_EX8(sci->ssr, SSR, TEND)) {
  171. send_byte(sci);
  172. } else {
  173. sci->ssr = FIELD_DP8(sci->ssr, SSR, TDRE, 0);
  174. }
  175. break;
  176. case A_SSR:
  177. sci->ssr = FIELD_DP8(sci->ssr, SSR, MPBT,
  178. FIELD_EX8(val, SSR, MPBT));
  179. sci->ssr = FIELD_DP8(sci->ssr, SSR, ERR,
  180. FIELD_EX8(val, SSR, ERR) & 0x07);
  181. if (FIELD_EX8(sci->read_ssr, SSR, ERR) &&
  182. FIELD_EX8(sci->ssr, SSR, ERR) == 0) {
  183. qemu_set_irq(sci->irq[ERI], 0);
  184. }
  185. break;
  186. case A_RDR:
  187. qemu_log_mask(LOG_GUEST_ERROR, "reneas_sci: RDR is read only.\n");
  188. break;
  189. case A_SCMR:
  190. sci->scmr = val; break;
  191. case A_SEMR: /* SEMR */
  192. sci->semr = val; break;
  193. default:
  194. qemu_log_mask(LOG_UNIMP, "renesas_sci: Register 0x%" HWADDR_PRIX " "
  195. "not implemented\n",
  196. offset);
  197. }
  198. }
  199. static uint64_t sci_read(void *opaque, hwaddr offset, unsigned size)
  200. {
  201. RSCIState *sci = RSCI(opaque);
  202. switch (offset) {
  203. case A_SMR:
  204. return sci->smr;
  205. case A_BRR:
  206. return sci->brr;
  207. case A_SCR:
  208. return sci->scr;
  209. case A_TDR:
  210. return sci->tdr;
  211. case A_SSR:
  212. sci->read_ssr = sci->ssr;
  213. return sci->ssr;
  214. case A_RDR:
  215. sci->ssr = FIELD_DP8(sci->ssr, SSR, RDRF, 0);
  216. return sci->rdr;
  217. case A_SCMR:
  218. return sci->scmr;
  219. case A_SEMR:
  220. return sci->semr;
  221. default:
  222. qemu_log_mask(LOG_UNIMP, "renesas_sci: Register 0x%" HWADDR_PRIX
  223. " not implemented.\n", offset);
  224. }
  225. return UINT64_MAX;
  226. }
  227. static const MemoryRegionOps sci_ops = {
  228. .write = sci_write,
  229. .read = sci_read,
  230. .endianness = DEVICE_NATIVE_ENDIAN,
  231. .impl.max_access_size = 1,
  232. .valid.max_access_size = 1,
  233. };
  234. static void rsci_reset(DeviceState *dev)
  235. {
  236. RSCIState *sci = RSCI(dev);
  237. sci->smr = sci->scr = 0x00;
  238. sci->brr = 0xff;
  239. sci->tdr = 0xff;
  240. sci->rdr = 0x00;
  241. sci->ssr = 0x84;
  242. sci->scmr = 0x00;
  243. sci->semr = 0x00;
  244. sci->rx_next = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  245. }
  246. static void sci_event(void *opaque, QEMUChrEvent event)
  247. {
  248. RSCIState *sci = RSCI(opaque);
  249. if (event == CHR_EVENT_BREAK) {
  250. sci->ssr = FIELD_DP8(sci->ssr, SSR, FER, 1);
  251. if (FIELD_EX8(sci->scr, SCR, RIE)) {
  252. qemu_set_irq(sci->irq[ERI], 1);
  253. }
  254. }
  255. }
  256. static void rsci_realize(DeviceState *dev, Error **errp)
  257. {
  258. RSCIState *sci = RSCI(dev);
  259. if (sci->input_freq == 0) {
  260. qemu_log_mask(LOG_GUEST_ERROR,
  261. "renesas_sci: input-freq property must be set.");
  262. return;
  263. }
  264. qemu_chr_fe_set_handlers(&sci->chr, can_receive, receive,
  265. sci_event, NULL, sci, NULL, true);
  266. }
  267. static void rsci_init(Object *obj)
  268. {
  269. SysBusDevice *d = SYS_BUS_DEVICE(obj);
  270. RSCIState *sci = RSCI(obj);
  271. int i;
  272. memory_region_init_io(&sci->memory, OBJECT(sci), &sci_ops,
  273. sci, "renesas-sci", 0x8);
  274. sysbus_init_mmio(d, &sci->memory);
  275. for (i = 0; i < SCI_NR_IRQ; i++) {
  276. sysbus_init_irq(d, &sci->irq[i]);
  277. }
  278. timer_init_ns(&sci->timer, QEMU_CLOCK_VIRTUAL, txend, sci);
  279. }
  280. static const VMStateDescription vmstate_rsci = {
  281. .name = "renesas-sci",
  282. .version_id = 1,
  283. .minimum_version_id = 1,
  284. .fields = (const VMStateField[]) {
  285. VMSTATE_INT64(trtime, RSCIState),
  286. VMSTATE_INT64(rx_next, RSCIState),
  287. VMSTATE_UINT8(smr, RSCIState),
  288. VMSTATE_UINT8(brr, RSCIState),
  289. VMSTATE_UINT8(scr, RSCIState),
  290. VMSTATE_UINT8(tdr, RSCIState),
  291. VMSTATE_UINT8(ssr, RSCIState),
  292. VMSTATE_UINT8(rdr, RSCIState),
  293. VMSTATE_UINT8(scmr, RSCIState),
  294. VMSTATE_UINT8(semr, RSCIState),
  295. VMSTATE_UINT8(read_ssr, RSCIState),
  296. VMSTATE_TIMER(timer, RSCIState),
  297. VMSTATE_END_OF_LIST()
  298. }
  299. };
  300. static Property rsci_properties[] = {
  301. DEFINE_PROP_UINT64("input-freq", RSCIState, input_freq, 0),
  302. DEFINE_PROP_CHR("chardev", RSCIState, chr),
  303. DEFINE_PROP_END_OF_LIST(),
  304. };
  305. static void rsci_class_init(ObjectClass *klass, void *data)
  306. {
  307. DeviceClass *dc = DEVICE_CLASS(klass);
  308. dc->realize = rsci_realize;
  309. dc->vmsd = &vmstate_rsci;
  310. device_class_set_legacy_reset(dc, rsci_reset);
  311. device_class_set_props(dc, rsci_properties);
  312. }
  313. static const TypeInfo rsci_info = {
  314. .name = TYPE_RENESAS_SCI,
  315. .parent = TYPE_SYS_BUS_DEVICE,
  316. .instance_size = sizeof(RSCIState),
  317. .instance_init = rsci_init,
  318. .class_init = rsci_class_init,
  319. };
  320. static void rsci_register_types(void)
  321. {
  322. type_register_static(&rsci_info);
  323. }
  324. type_init(rsci_register_types)