mcf_uart.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * ColdFire UART emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "qemu/osdep.h"
  9. #include "hw/irq.h"
  10. #include "hw/sysbus.h"
  11. #include "qemu/module.h"
  12. #include "qapi/error.h"
  13. #include "hw/m68k/mcf.h"
  14. #include "hw/qdev-properties.h"
  15. #include "hw/qdev-properties-system.h"
  16. #include "chardev/char-fe.h"
  17. #include "qom/object.h"
  18. struct mcf_uart_state {
  19. SysBusDevice parent_obj;
  20. MemoryRegion iomem;
  21. uint8_t mr[2];
  22. uint8_t sr;
  23. uint8_t isr;
  24. uint8_t imr;
  25. uint8_t bg1;
  26. uint8_t bg2;
  27. uint8_t fifo[4];
  28. uint8_t tb;
  29. int current_mr;
  30. int fifo_len;
  31. int tx_enabled;
  32. int rx_enabled;
  33. qemu_irq irq;
  34. CharBackend chr;
  35. };
  36. #define TYPE_MCF_UART "mcf-uart"
  37. OBJECT_DECLARE_SIMPLE_TYPE(mcf_uart_state, MCF_UART)
  38. /* UART Status Register bits. */
  39. #define MCF_UART_RxRDY 0x01
  40. #define MCF_UART_FFULL 0x02
  41. #define MCF_UART_TxRDY 0x04
  42. #define MCF_UART_TxEMP 0x08
  43. #define MCF_UART_OE 0x10
  44. #define MCF_UART_PE 0x20
  45. #define MCF_UART_FE 0x40
  46. #define MCF_UART_RB 0x80
  47. /* Interrupt flags. */
  48. #define MCF_UART_TxINT 0x01
  49. #define MCF_UART_RxINT 0x02
  50. #define MCF_UART_DBINT 0x04
  51. #define MCF_UART_COSINT 0x80
  52. /* UMR1 flags. */
  53. #define MCF_UART_BC0 0x01
  54. #define MCF_UART_BC1 0x02
  55. #define MCF_UART_PT 0x04
  56. #define MCF_UART_PM0 0x08
  57. #define MCF_UART_PM1 0x10
  58. #define MCF_UART_ERR 0x20
  59. #define MCF_UART_RxIRQ 0x40
  60. #define MCF_UART_RxRTS 0x80
  61. static void mcf_uart_update(mcf_uart_state *s)
  62. {
  63. s->isr &= ~(MCF_UART_TxINT | MCF_UART_RxINT);
  64. if (s->sr & MCF_UART_TxRDY)
  65. s->isr |= MCF_UART_TxINT;
  66. if ((s->sr & ((s->mr[0] & MCF_UART_RxIRQ)
  67. ? MCF_UART_FFULL : MCF_UART_RxRDY)) != 0)
  68. s->isr |= MCF_UART_RxINT;
  69. qemu_set_irq(s->irq, (s->isr & s->imr) != 0);
  70. }
  71. uint64_t mcf_uart_read(void *opaque, hwaddr addr,
  72. unsigned size)
  73. {
  74. mcf_uart_state *s = (mcf_uart_state *)opaque;
  75. switch (addr & 0x3f) {
  76. case 0x00:
  77. return s->mr[s->current_mr];
  78. case 0x04:
  79. return s->sr;
  80. case 0x0c:
  81. {
  82. uint8_t val;
  83. int i;
  84. if (s->fifo_len == 0)
  85. return 0;
  86. val = s->fifo[0];
  87. s->fifo_len--;
  88. for (i = 0; i < s->fifo_len; i++)
  89. s->fifo[i] = s->fifo[i + 1];
  90. s->sr &= ~MCF_UART_FFULL;
  91. if (s->fifo_len == 0)
  92. s->sr &= ~MCF_UART_RxRDY;
  93. mcf_uart_update(s);
  94. qemu_chr_fe_accept_input(&s->chr);
  95. return val;
  96. }
  97. case 0x10:
  98. /* TODO: Implement IPCR. */
  99. return 0;
  100. case 0x14:
  101. return s->isr;
  102. case 0x18:
  103. return s->bg1;
  104. case 0x1c:
  105. return s->bg2;
  106. default:
  107. return 0;
  108. }
  109. }
  110. /* Update TxRDY flag and set data if present and enabled. */
  111. static void mcf_uart_do_tx(mcf_uart_state *s)
  112. {
  113. if (s->tx_enabled && (s->sr & MCF_UART_TxEMP) == 0) {
  114. /* XXX this blocks entire thread. Rewrite to use
  115. * qemu_chr_fe_write and background I/O callbacks */
  116. qemu_chr_fe_write_all(&s->chr, (unsigned char *)&s->tb, 1);
  117. s->sr |= MCF_UART_TxEMP;
  118. }
  119. if (s->tx_enabled) {
  120. s->sr |= MCF_UART_TxRDY;
  121. } else {
  122. s->sr &= ~MCF_UART_TxRDY;
  123. }
  124. }
  125. static void mcf_do_command(mcf_uart_state *s, uint8_t cmd)
  126. {
  127. /* Misc command. */
  128. switch ((cmd >> 4) & 7) {
  129. case 0: /* No-op. */
  130. break;
  131. case 1: /* Reset mode register pointer. */
  132. s->current_mr = 0;
  133. break;
  134. case 2: /* Reset receiver. */
  135. s->rx_enabled = 0;
  136. s->fifo_len = 0;
  137. s->sr &= ~(MCF_UART_RxRDY | MCF_UART_FFULL);
  138. break;
  139. case 3: /* Reset transmitter. */
  140. s->tx_enabled = 0;
  141. s->sr |= MCF_UART_TxEMP;
  142. s->sr &= ~MCF_UART_TxRDY;
  143. break;
  144. case 4: /* Reset error status. */
  145. break;
  146. case 5: /* Reset break-change interrupt. */
  147. s->isr &= ~MCF_UART_DBINT;
  148. break;
  149. case 6: /* Start break. */
  150. case 7: /* Stop break. */
  151. break;
  152. }
  153. /* Transmitter command. */
  154. switch ((cmd >> 2) & 3) {
  155. case 0: /* No-op. */
  156. break;
  157. case 1: /* Enable. */
  158. s->tx_enabled = 1;
  159. mcf_uart_do_tx(s);
  160. break;
  161. case 2: /* Disable. */
  162. s->tx_enabled = 0;
  163. mcf_uart_do_tx(s);
  164. break;
  165. case 3: /* Reserved. */
  166. fprintf(stderr, "mcf_uart: Bad TX command\n");
  167. break;
  168. }
  169. /* Receiver command. */
  170. switch (cmd & 3) {
  171. case 0: /* No-op. */
  172. break;
  173. case 1: /* Enable. */
  174. s->rx_enabled = 1;
  175. break;
  176. case 2:
  177. s->rx_enabled = 0;
  178. break;
  179. case 3: /* Reserved. */
  180. fprintf(stderr, "mcf_uart: Bad RX command\n");
  181. break;
  182. }
  183. }
  184. void mcf_uart_write(void *opaque, hwaddr addr,
  185. uint64_t val, unsigned size)
  186. {
  187. mcf_uart_state *s = (mcf_uart_state *)opaque;
  188. switch (addr & 0x3f) {
  189. case 0x00:
  190. s->mr[s->current_mr] = val;
  191. s->current_mr = 1;
  192. break;
  193. case 0x04:
  194. /* CSR is ignored. */
  195. break;
  196. case 0x08: /* Command Register. */
  197. mcf_do_command(s, val);
  198. break;
  199. case 0x0c: /* Transmit Buffer. */
  200. s->sr &= ~MCF_UART_TxEMP;
  201. s->tb = val;
  202. mcf_uart_do_tx(s);
  203. break;
  204. case 0x10:
  205. /* ACR is ignored. */
  206. break;
  207. case 0x14:
  208. s->imr = val;
  209. break;
  210. default:
  211. break;
  212. }
  213. mcf_uart_update(s);
  214. }
  215. static void mcf_uart_reset(DeviceState *dev)
  216. {
  217. mcf_uart_state *s = MCF_UART(dev);
  218. s->fifo_len = 0;
  219. s->mr[0] = 0;
  220. s->mr[1] = 0;
  221. s->sr = MCF_UART_TxEMP;
  222. s->tx_enabled = 0;
  223. s->rx_enabled = 0;
  224. s->isr = 0;
  225. s->imr = 0;
  226. }
  227. static void mcf_uart_push_byte(mcf_uart_state *s, uint8_t data)
  228. {
  229. /* Break events overwrite the last byte if the fifo is full. */
  230. if (s->fifo_len == 4)
  231. s->fifo_len--;
  232. s->fifo[s->fifo_len] = data;
  233. s->fifo_len++;
  234. s->sr |= MCF_UART_RxRDY;
  235. if (s->fifo_len == 4)
  236. s->sr |= MCF_UART_FFULL;
  237. mcf_uart_update(s);
  238. }
  239. static void mcf_uart_event(void *opaque, QEMUChrEvent event)
  240. {
  241. mcf_uart_state *s = (mcf_uart_state *)opaque;
  242. switch (event) {
  243. case CHR_EVENT_BREAK:
  244. s->isr |= MCF_UART_DBINT;
  245. mcf_uart_push_byte(s, 0);
  246. break;
  247. default:
  248. break;
  249. }
  250. }
  251. static int mcf_uart_can_receive(void *opaque)
  252. {
  253. mcf_uart_state *s = (mcf_uart_state *)opaque;
  254. return s->rx_enabled && (s->sr & MCF_UART_FFULL) == 0;
  255. }
  256. static void mcf_uart_receive(void *opaque, const uint8_t *buf, int size)
  257. {
  258. mcf_uart_state *s = (mcf_uart_state *)opaque;
  259. mcf_uart_push_byte(s, buf[0]);
  260. }
  261. static const MemoryRegionOps mcf_uart_ops = {
  262. .read = mcf_uart_read,
  263. .write = mcf_uart_write,
  264. .endianness = DEVICE_NATIVE_ENDIAN,
  265. };
  266. static void mcf_uart_instance_init(Object *obj)
  267. {
  268. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  269. mcf_uart_state *s = MCF_UART(dev);
  270. memory_region_init_io(&s->iomem, obj, &mcf_uart_ops, s, "uart", 0x40);
  271. sysbus_init_mmio(dev, &s->iomem);
  272. sysbus_init_irq(dev, &s->irq);
  273. }
  274. static void mcf_uart_realize(DeviceState *dev, Error **errp)
  275. {
  276. mcf_uart_state *s = MCF_UART(dev);
  277. qemu_chr_fe_set_handlers(&s->chr, mcf_uart_can_receive, mcf_uart_receive,
  278. mcf_uart_event, NULL, s, NULL, true);
  279. }
  280. static Property mcf_uart_properties[] = {
  281. DEFINE_PROP_CHR("chardev", mcf_uart_state, chr),
  282. DEFINE_PROP_END_OF_LIST(),
  283. };
  284. static void mcf_uart_class_init(ObjectClass *oc, void *data)
  285. {
  286. DeviceClass *dc = DEVICE_CLASS(oc);
  287. dc->realize = mcf_uart_realize;
  288. device_class_set_legacy_reset(dc, mcf_uart_reset);
  289. device_class_set_props(dc, mcf_uart_properties);
  290. set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
  291. }
  292. static const TypeInfo mcf_uart_info = {
  293. .name = TYPE_MCF_UART,
  294. .parent = TYPE_SYS_BUS_DEVICE,
  295. .instance_size = sizeof(mcf_uart_state),
  296. .instance_init = mcf_uart_instance_init,
  297. .class_init = mcf_uart_class_init,
  298. };
  299. static void mcf_uart_register(void)
  300. {
  301. type_register_static(&mcf_uart_info);
  302. }
  303. type_init(mcf_uart_register)
  304. DeviceState *mcf_uart_create(qemu_irq irq, Chardev *chrdrv)
  305. {
  306. DeviceState *dev;
  307. dev = qdev_new(TYPE_MCF_UART);
  308. if (chrdrv) {
  309. qdev_prop_set_chr(dev, "chardev", chrdrv);
  310. }
  311. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  312. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq);
  313. return dev;
  314. }
  315. DeviceState *mcf_uart_create_mmap(hwaddr base, qemu_irq irq, Chardev *chrdrv)
  316. {
  317. DeviceState *dev;
  318. dev = mcf_uart_create(irq, chrdrv);
  319. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
  320. return dev;
  321. }