etraxfs_ser.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * QEMU ETRAX System Emulator
  3. *
  4. * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/irq.h"
  26. #include "hw/qdev-properties.h"
  27. #include "hw/qdev-properties-system.h"
  28. #include "hw/sysbus.h"
  29. #include "chardev/char-fe.h"
  30. #include "qemu/log.h"
  31. #include "qemu/module.h"
  32. #include "qom/object.h"
  33. #define D(x)
  34. #define RW_TR_CTRL (0x00 / 4)
  35. #define RW_TR_DMA_EN (0x04 / 4)
  36. #define RW_REC_CTRL (0x08 / 4)
  37. #define RW_DOUT (0x1c / 4)
  38. #define RS_STAT_DIN (0x20 / 4)
  39. #define R_STAT_DIN (0x24 / 4)
  40. #define RW_INTR_MASK (0x2c / 4)
  41. #define RW_ACK_INTR (0x30 / 4)
  42. #define R_INTR (0x34 / 4)
  43. #define R_MASKED_INTR (0x38 / 4)
  44. #define R_MAX (0x3c / 4)
  45. #define STAT_DAV 16
  46. #define STAT_TR_IDLE 22
  47. #define STAT_TR_RDY 24
  48. #define TYPE_ETRAX_FS_SERIAL "etraxfs-serial"
  49. typedef struct ETRAXSerial ETRAXSerial;
  50. DECLARE_INSTANCE_CHECKER(ETRAXSerial, ETRAX_SERIAL,
  51. TYPE_ETRAX_FS_SERIAL)
  52. struct ETRAXSerial {
  53. SysBusDevice parent_obj;
  54. MemoryRegion mmio;
  55. CharBackend chr;
  56. qemu_irq irq;
  57. int pending_tx;
  58. uint8_t rx_fifo[16];
  59. unsigned int rx_fifo_pos;
  60. unsigned int rx_fifo_len;
  61. /* Control registers. */
  62. uint32_t regs[R_MAX];
  63. };
  64. static void ser_update_irq(ETRAXSerial *s)
  65. {
  66. if (s->rx_fifo_len) {
  67. s->regs[R_INTR] |= 8;
  68. } else {
  69. s->regs[R_INTR] &= ~8;
  70. }
  71. s->regs[R_MASKED_INTR] = s->regs[R_INTR] & s->regs[RW_INTR_MASK];
  72. qemu_set_irq(s->irq, !!s->regs[R_MASKED_INTR]);
  73. }
  74. static uint64_t
  75. ser_read(void *opaque, hwaddr addr, unsigned int size)
  76. {
  77. ETRAXSerial *s = opaque;
  78. uint32_t r = 0;
  79. addr >>= 2;
  80. switch (addr)
  81. {
  82. case R_STAT_DIN:
  83. r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 15];
  84. if (s->rx_fifo_len) {
  85. r |= 1 << STAT_DAV;
  86. }
  87. r |= 1 << STAT_TR_RDY;
  88. r |= 1 << STAT_TR_IDLE;
  89. break;
  90. case RS_STAT_DIN:
  91. r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 15];
  92. if (s->rx_fifo_len) {
  93. r |= 1 << STAT_DAV;
  94. s->rx_fifo_len--;
  95. }
  96. r |= 1 << STAT_TR_RDY;
  97. r |= 1 << STAT_TR_IDLE;
  98. break;
  99. default:
  100. r = s->regs[addr];
  101. D(qemu_log("%s " HWADDR_FMT_plx "=%x\n", __func__, addr, r));
  102. break;
  103. }
  104. return r;
  105. }
  106. static void
  107. ser_write(void *opaque, hwaddr addr,
  108. uint64_t val64, unsigned int size)
  109. {
  110. ETRAXSerial *s = opaque;
  111. uint32_t value = val64;
  112. unsigned char ch = val64;
  113. D(qemu_log("%s " HWADDR_FMT_plx "=%x\n", __func__, addr, value));
  114. addr >>= 2;
  115. switch (addr)
  116. {
  117. case RW_DOUT:
  118. /* XXX this blocks entire thread. Rewrite to use
  119. * qemu_chr_fe_write and background I/O callbacks */
  120. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  121. s->regs[R_INTR] |= 3;
  122. s->pending_tx = 1;
  123. s->regs[addr] = value;
  124. break;
  125. case RW_ACK_INTR:
  126. if (s->pending_tx) {
  127. value &= ~1;
  128. s->pending_tx = 0;
  129. D(qemu_log("fixedup value=%x r_intr=%x\n",
  130. value, s->regs[R_INTR]));
  131. }
  132. s->regs[addr] = value;
  133. s->regs[R_INTR] &= ~value;
  134. D(printf("r_intr=%x\n", s->regs[R_INTR]));
  135. break;
  136. default:
  137. s->regs[addr] = value;
  138. break;
  139. }
  140. ser_update_irq(s);
  141. }
  142. static const MemoryRegionOps ser_ops = {
  143. .read = ser_read,
  144. .write = ser_write,
  145. .endianness = DEVICE_NATIVE_ENDIAN,
  146. .valid = {
  147. .min_access_size = 4,
  148. .max_access_size = 4
  149. }
  150. };
  151. static Property etraxfs_ser_properties[] = {
  152. DEFINE_PROP_CHR("chardev", ETRAXSerial, chr),
  153. DEFINE_PROP_END_OF_LIST(),
  154. };
  155. static void serial_receive(void *opaque, const uint8_t *buf, int size)
  156. {
  157. ETRAXSerial *s = opaque;
  158. int i;
  159. /* Got a byte. */
  160. if (s->rx_fifo_len >= 16) {
  161. D(qemu_log("WARNING: UART dropped char.\n"));
  162. return;
  163. }
  164. for (i = 0; i < size; i++) {
  165. s->rx_fifo[s->rx_fifo_pos] = buf[i];
  166. s->rx_fifo_pos++;
  167. s->rx_fifo_pos &= 15;
  168. s->rx_fifo_len++;
  169. }
  170. ser_update_irq(s);
  171. }
  172. static int serial_can_receive(void *opaque)
  173. {
  174. ETRAXSerial *s = opaque;
  175. /* Is the receiver enabled? */
  176. if (!(s->regs[RW_REC_CTRL] & (1 << 3))) {
  177. return 0;
  178. }
  179. return sizeof(s->rx_fifo) - s->rx_fifo_len;
  180. }
  181. static void serial_event(void *opaque, QEMUChrEvent event)
  182. {
  183. }
  184. static void etraxfs_ser_reset(DeviceState *d)
  185. {
  186. ETRAXSerial *s = ETRAX_SERIAL(d);
  187. /* transmitter begins ready and idle. */
  188. s->regs[RS_STAT_DIN] |= (1 << STAT_TR_RDY);
  189. s->regs[RS_STAT_DIN] |= (1 << STAT_TR_IDLE);
  190. s->regs[RW_REC_CTRL] = 0x10000;
  191. }
  192. static void etraxfs_ser_init(Object *obj)
  193. {
  194. ETRAXSerial *s = ETRAX_SERIAL(obj);
  195. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  196. sysbus_init_irq(dev, &s->irq);
  197. memory_region_init_io(&s->mmio, obj, &ser_ops, s,
  198. "etraxfs-serial", R_MAX * 4);
  199. sysbus_init_mmio(dev, &s->mmio);
  200. }
  201. static void etraxfs_ser_realize(DeviceState *dev, Error **errp)
  202. {
  203. ETRAXSerial *s = ETRAX_SERIAL(dev);
  204. qemu_chr_fe_set_handlers(&s->chr,
  205. serial_can_receive, serial_receive,
  206. serial_event, NULL, s, NULL, true);
  207. }
  208. static void etraxfs_ser_class_init(ObjectClass *klass, void *data)
  209. {
  210. DeviceClass *dc = DEVICE_CLASS(klass);
  211. device_class_set_legacy_reset(dc, etraxfs_ser_reset);
  212. device_class_set_props(dc, etraxfs_ser_properties);
  213. dc->realize = etraxfs_ser_realize;
  214. }
  215. static const TypeInfo etraxfs_ser_info = {
  216. .name = TYPE_ETRAX_FS_SERIAL,
  217. .parent = TYPE_SYS_BUS_DEVICE,
  218. .instance_size = sizeof(ETRAXSerial),
  219. .instance_init = etraxfs_ser_init,
  220. .class_init = etraxfs_ser_class_init,
  221. };
  222. static void etraxfs_serial_register_types(void)
  223. {
  224. type_register_static(&etraxfs_ser_info);
  225. }
  226. type_init(etraxfs_serial_register_types)