pxa2xx.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393
  1. /*
  2. * Intel XScale PXA255/270 processor support.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu/error-report.h"
  11. #include "qemu/module.h"
  12. #include "qapi/error.h"
  13. #include "exec/address-spaces.h"
  14. #include "cpu.h"
  15. #include "hw/sysbus.h"
  16. #include "migration/vmstate.h"
  17. #include "hw/arm/pxa.h"
  18. #include "sysemu/sysemu.h"
  19. #include "hw/char/serial.h"
  20. #include "hw/i2c/i2c.h"
  21. #include "hw/irq.h"
  22. #include "hw/qdev-properties.h"
  23. #include "hw/qdev-properties-system.h"
  24. #include "hw/ssi/ssi.h"
  25. #include "hw/sd/sd.h"
  26. #include "chardev/char-fe.h"
  27. #include "sysemu/blockdev.h"
  28. #include "sysemu/qtest.h"
  29. #include "sysemu/rtc.h"
  30. #include "qemu/cutils.h"
  31. #include "qemu/log.h"
  32. #include "qom/object.h"
  33. #include "target/arm/cpregs.h"
  34. static struct {
  35. hwaddr io_base;
  36. int irqn;
  37. } pxa255_serial[] = {
  38. { 0x40100000, PXA2XX_PIC_FFUART },
  39. { 0x40200000, PXA2XX_PIC_BTUART },
  40. { 0x40700000, PXA2XX_PIC_STUART },
  41. { 0x41600000, PXA25X_PIC_HWUART },
  42. { 0, 0 }
  43. }, pxa270_serial[] = {
  44. { 0x40100000, PXA2XX_PIC_FFUART },
  45. { 0x40200000, PXA2XX_PIC_BTUART },
  46. { 0x40700000, PXA2XX_PIC_STUART },
  47. { 0, 0 }
  48. };
  49. typedef struct PXASSPDef {
  50. hwaddr io_base;
  51. int irqn;
  52. } PXASSPDef;
  53. #if 0
  54. static PXASSPDef pxa250_ssp[] = {
  55. { 0x41000000, PXA2XX_PIC_SSP },
  56. { 0, 0 }
  57. };
  58. #endif
  59. static PXASSPDef pxa255_ssp[] = {
  60. { 0x41000000, PXA2XX_PIC_SSP },
  61. { 0x41400000, PXA25X_PIC_NSSP },
  62. { 0, 0 }
  63. };
  64. #if 0
  65. static PXASSPDef pxa26x_ssp[] = {
  66. { 0x41000000, PXA2XX_PIC_SSP },
  67. { 0x41400000, PXA25X_PIC_NSSP },
  68. { 0x41500000, PXA26X_PIC_ASSP },
  69. { 0, 0 }
  70. };
  71. #endif
  72. static PXASSPDef pxa27x_ssp[] = {
  73. { 0x41000000, PXA2XX_PIC_SSP },
  74. { 0x41700000, PXA27X_PIC_SSP2 },
  75. { 0x41900000, PXA2XX_PIC_SSP3 },
  76. { 0, 0 }
  77. };
  78. #define PMCR 0x00 /* Power Manager Control register */
  79. #define PSSR 0x04 /* Power Manager Sleep Status register */
  80. #define PSPR 0x08 /* Power Manager Scratch-Pad register */
  81. #define PWER 0x0c /* Power Manager Wake-Up Enable register */
  82. #define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
  83. #define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
  84. #define PEDR 0x18 /* Power Manager Edge-Detect Status register */
  85. #define PCFR 0x1c /* Power Manager General Configuration register */
  86. #define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
  87. #define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
  88. #define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
  89. #define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
  90. #define RCSR 0x30 /* Reset Controller Status register */
  91. #define PSLR 0x34 /* Power Manager Sleep Configuration register */
  92. #define PTSR 0x38 /* Power Manager Standby Configuration register */
  93. #define PVCR 0x40 /* Power Manager Voltage Change Control register */
  94. #define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
  95. #define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
  96. #define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
  97. #define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
  98. #define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
  99. static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
  100. unsigned size)
  101. {
  102. PXA2xxState *s = (PXA2xxState *) opaque;
  103. switch (addr) {
  104. case PMCR ... PCMD31:
  105. if (addr & 3)
  106. goto fail;
  107. return s->pm_regs[addr >> 2];
  108. default:
  109. fail:
  110. qemu_log_mask(LOG_GUEST_ERROR,
  111. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  112. __func__, addr);
  113. break;
  114. }
  115. return 0;
  116. }
  117. static void pxa2xx_pm_write(void *opaque, hwaddr addr,
  118. uint64_t value, unsigned size)
  119. {
  120. PXA2xxState *s = (PXA2xxState *) opaque;
  121. switch (addr) {
  122. case PMCR:
  123. /* Clear the write-one-to-clear bits... */
  124. s->pm_regs[addr >> 2] &= ~(value & 0x2a);
  125. /* ...and set the plain r/w bits */
  126. s->pm_regs[addr >> 2] &= ~0x15;
  127. s->pm_regs[addr >> 2] |= value & 0x15;
  128. break;
  129. case PSSR: /* Read-clean registers */
  130. case RCSR:
  131. case PKSR:
  132. s->pm_regs[addr >> 2] &= ~value;
  133. break;
  134. default: /* Read-write registers */
  135. if (!(addr & 3)) {
  136. s->pm_regs[addr >> 2] = value;
  137. break;
  138. }
  139. qemu_log_mask(LOG_GUEST_ERROR,
  140. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  141. __func__, addr);
  142. break;
  143. }
  144. }
  145. static const MemoryRegionOps pxa2xx_pm_ops = {
  146. .read = pxa2xx_pm_read,
  147. .write = pxa2xx_pm_write,
  148. .endianness = DEVICE_NATIVE_ENDIAN,
  149. };
  150. static const VMStateDescription vmstate_pxa2xx_pm = {
  151. .name = "pxa2xx_pm",
  152. .version_id = 0,
  153. .minimum_version_id = 0,
  154. .fields = (const VMStateField[]) {
  155. VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
  156. VMSTATE_END_OF_LIST()
  157. }
  158. };
  159. #define CCCR 0x00 /* Core Clock Configuration register */
  160. #define CKEN 0x04 /* Clock Enable register */
  161. #define OSCC 0x08 /* Oscillator Configuration register */
  162. #define CCSR 0x0c /* Core Clock Status register */
  163. static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
  164. unsigned size)
  165. {
  166. PXA2xxState *s = (PXA2xxState *) opaque;
  167. switch (addr) {
  168. case CCCR:
  169. case CKEN:
  170. case OSCC:
  171. return s->cm_regs[addr >> 2];
  172. case CCSR:
  173. return s->cm_regs[CCCR >> 2] | (3 << 28);
  174. default:
  175. qemu_log_mask(LOG_GUEST_ERROR,
  176. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  177. __func__, addr);
  178. break;
  179. }
  180. return 0;
  181. }
  182. static void pxa2xx_cm_write(void *opaque, hwaddr addr,
  183. uint64_t value, unsigned size)
  184. {
  185. PXA2xxState *s = (PXA2xxState *) opaque;
  186. switch (addr) {
  187. case CCCR:
  188. case CKEN:
  189. s->cm_regs[addr >> 2] = value;
  190. break;
  191. case OSCC:
  192. s->cm_regs[addr >> 2] &= ~0x6c;
  193. s->cm_regs[addr >> 2] |= value & 0x6e;
  194. if ((value >> 1) & 1) /* OON */
  195. s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
  196. break;
  197. default:
  198. qemu_log_mask(LOG_GUEST_ERROR,
  199. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  200. __func__, addr);
  201. break;
  202. }
  203. }
  204. static const MemoryRegionOps pxa2xx_cm_ops = {
  205. .read = pxa2xx_cm_read,
  206. .write = pxa2xx_cm_write,
  207. .endianness = DEVICE_NATIVE_ENDIAN,
  208. };
  209. static const VMStateDescription vmstate_pxa2xx_cm = {
  210. .name = "pxa2xx_cm",
  211. .version_id = 0,
  212. .minimum_version_id = 0,
  213. .fields = (const VMStateField[]) {
  214. VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
  215. VMSTATE_UINT32(clkcfg, PXA2xxState),
  216. VMSTATE_UINT32(pmnc, PXA2xxState),
  217. VMSTATE_END_OF_LIST()
  218. }
  219. };
  220. static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
  221. {
  222. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  223. return s->clkcfg;
  224. }
  225. static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
  226. uint64_t value)
  227. {
  228. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  229. s->clkcfg = value & 0xf;
  230. if (value & 2) {
  231. printf("%s: CPU frequency change attempt\n", __func__);
  232. }
  233. }
  234. static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
  235. uint64_t value)
  236. {
  237. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  238. static const char *pwrmode[8] = {
  239. "Normal", "Idle", "Deep-idle", "Standby",
  240. "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
  241. };
  242. if (value & 8) {
  243. printf("%s: CPU voltage change attempt\n", __func__);
  244. }
  245. switch (value & 7) {
  246. case 0:
  247. /* Do nothing */
  248. break;
  249. case 1:
  250. /* Idle */
  251. if (!(s->cm_regs[CCCR >> 2] & (1U << 31))) { /* CPDIS */
  252. cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
  253. break;
  254. }
  255. /* Fall through. */
  256. case 2:
  257. /* Deep-Idle */
  258. cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
  259. s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
  260. goto message;
  261. case 3:
  262. s->cpu->env.uncached_cpsr = ARM_CPU_MODE_SVC;
  263. s->cpu->env.daif = PSTATE_A | PSTATE_F | PSTATE_I;
  264. s->cpu->env.cp15.sctlr_ns = 0;
  265. s->cpu->env.cp15.cpacr_el1 = 0;
  266. s->cpu->env.cp15.ttbr0_el[1] = 0;
  267. s->cpu->env.cp15.dacr_ns = 0;
  268. s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
  269. s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
  270. /*
  271. * The scratch-pad register is almost universally used
  272. * for storing the return address on suspend. For the
  273. * lack of a resuming bootloader, perform a jump
  274. * directly to that address.
  275. */
  276. memset(s->cpu->env.regs, 0, 4 * 15);
  277. s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
  278. #if 0
  279. buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
  280. cpu_physical_memory_write(0, &buffer, 4);
  281. buffer = s->pm_regs[PSPR >> 2];
  282. cpu_physical_memory_write(8, &buffer, 4);
  283. #endif
  284. /* Suspend */
  285. cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
  286. goto message;
  287. default:
  288. message:
  289. printf("%s: machine entered %s mode\n", __func__,
  290. pwrmode[value & 7]);
  291. }
  292. }
  293. static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
  294. {
  295. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  296. return s->pmnc;
  297. }
  298. static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
  299. uint64_t value)
  300. {
  301. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  302. s->pmnc = value;
  303. }
  304. static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
  305. {
  306. PXA2xxState *s = (PXA2xxState *)ri->opaque;
  307. if (s->pmnc & 1) {
  308. return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  309. } else {
  310. return 0;
  311. }
  312. }
  313. static const ARMCPRegInfo pxa_cp_reginfo[] = {
  314. /* cp14 crm==1: perf registers */
  315. { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
  316. .access = PL1_RW, .type = ARM_CP_IO,
  317. .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
  318. { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
  319. .access = PL1_RW, .type = ARM_CP_IO,
  320. .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
  321. { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
  322. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  323. { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
  324. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  325. { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
  326. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  327. /* cp14 crm==2: performance count registers */
  328. { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
  329. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  330. { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
  331. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  332. { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
  333. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  334. { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
  335. .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
  336. /* cp14 crn==6: CLKCFG */
  337. { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
  338. .access = PL1_RW, .type = ARM_CP_IO,
  339. .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
  340. /* cp14 crn==7: PWRMODE */
  341. { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
  342. .access = PL1_RW, .type = ARM_CP_IO,
  343. .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
  344. };
  345. static void pxa2xx_setup_cp14(PXA2xxState *s)
  346. {
  347. define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
  348. }
  349. #define MDCNFG 0x00 /* SDRAM Configuration register */
  350. #define MDREFR 0x04 /* SDRAM Refresh Control register */
  351. #define MSC0 0x08 /* Static Memory Control register 0 */
  352. #define MSC1 0x0c /* Static Memory Control register 1 */
  353. #define MSC2 0x10 /* Static Memory Control register 2 */
  354. #define MECR 0x14 /* Expansion Memory Bus Config register */
  355. #define SXCNFG 0x1c /* Synchronous Static Memory Config register */
  356. #define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
  357. #define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
  358. #define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
  359. #define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
  360. #define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
  361. #define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
  362. #define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
  363. #define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
  364. #define ARB_CNTL 0x48 /* Arbiter Control register */
  365. #define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
  366. #define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
  367. #define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
  368. #define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
  369. #define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
  370. #define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
  371. #define SA1110 0x64 /* SA-1110 Memory Compatibility register */
  372. static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
  373. unsigned size)
  374. {
  375. PXA2xxState *s = (PXA2xxState *) opaque;
  376. switch (addr) {
  377. case MDCNFG ... SA1110:
  378. if ((addr & 3) == 0)
  379. return s->mm_regs[addr >> 2];
  380. /* fall through */
  381. default:
  382. qemu_log_mask(LOG_GUEST_ERROR,
  383. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  384. __func__, addr);
  385. break;
  386. }
  387. return 0;
  388. }
  389. static void pxa2xx_mm_write(void *opaque, hwaddr addr,
  390. uint64_t value, unsigned size)
  391. {
  392. PXA2xxState *s = (PXA2xxState *) opaque;
  393. switch (addr) {
  394. case MDCNFG ... SA1110:
  395. if ((addr & 3) == 0) {
  396. s->mm_regs[addr >> 2] = value;
  397. break;
  398. }
  399. /* fallthrough */
  400. default:
  401. qemu_log_mask(LOG_GUEST_ERROR,
  402. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  403. __func__, addr);
  404. break;
  405. }
  406. }
  407. static const MemoryRegionOps pxa2xx_mm_ops = {
  408. .read = pxa2xx_mm_read,
  409. .write = pxa2xx_mm_write,
  410. .endianness = DEVICE_NATIVE_ENDIAN,
  411. };
  412. static const VMStateDescription vmstate_pxa2xx_mm = {
  413. .name = "pxa2xx_mm",
  414. .version_id = 0,
  415. .minimum_version_id = 0,
  416. .fields = (const VMStateField[]) {
  417. VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
  418. VMSTATE_END_OF_LIST()
  419. }
  420. };
  421. #define TYPE_PXA2XX_SSP "pxa2xx-ssp"
  422. OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxSSPState, PXA2XX_SSP)
  423. /* Synchronous Serial Ports */
  424. struct PXA2xxSSPState {
  425. /*< private >*/
  426. SysBusDevice parent_obj;
  427. /*< public >*/
  428. MemoryRegion iomem;
  429. qemu_irq irq;
  430. uint32_t enable;
  431. SSIBus *bus;
  432. uint32_t sscr[2];
  433. uint32_t sspsp;
  434. uint32_t ssto;
  435. uint32_t ssitr;
  436. uint32_t sssr;
  437. uint8_t sstsa;
  438. uint8_t ssrsa;
  439. uint8_t ssacd;
  440. uint32_t rx_fifo[16];
  441. uint32_t rx_level;
  442. uint32_t rx_start;
  443. };
  444. static bool pxa2xx_ssp_vmstate_validate(void *opaque, int version_id)
  445. {
  446. PXA2xxSSPState *s = opaque;
  447. return s->rx_start < sizeof(s->rx_fifo);
  448. }
  449. static const VMStateDescription vmstate_pxa2xx_ssp = {
  450. .name = "pxa2xx-ssp",
  451. .version_id = 1,
  452. .minimum_version_id = 1,
  453. .fields = (const VMStateField[]) {
  454. VMSTATE_UINT32(enable, PXA2xxSSPState),
  455. VMSTATE_UINT32_ARRAY(sscr, PXA2xxSSPState, 2),
  456. VMSTATE_UINT32(sspsp, PXA2xxSSPState),
  457. VMSTATE_UINT32(ssto, PXA2xxSSPState),
  458. VMSTATE_UINT32(ssitr, PXA2xxSSPState),
  459. VMSTATE_UINT32(sssr, PXA2xxSSPState),
  460. VMSTATE_UINT8(sstsa, PXA2xxSSPState),
  461. VMSTATE_UINT8(ssrsa, PXA2xxSSPState),
  462. VMSTATE_UINT8(ssacd, PXA2xxSSPState),
  463. VMSTATE_UINT32(rx_level, PXA2xxSSPState),
  464. VMSTATE_UINT32(rx_start, PXA2xxSSPState),
  465. VMSTATE_VALIDATE("fifo is 16 bytes", pxa2xx_ssp_vmstate_validate),
  466. VMSTATE_UINT32_ARRAY(rx_fifo, PXA2xxSSPState, 16),
  467. VMSTATE_END_OF_LIST()
  468. }
  469. };
  470. #define SSCR0 0x00 /* SSP Control register 0 */
  471. #define SSCR1 0x04 /* SSP Control register 1 */
  472. #define SSSR 0x08 /* SSP Status register */
  473. #define SSITR 0x0c /* SSP Interrupt Test register */
  474. #define SSDR 0x10 /* SSP Data register */
  475. #define SSTO 0x28 /* SSP Time-Out register */
  476. #define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
  477. #define SSTSA 0x30 /* SSP TX Time Slot Active register */
  478. #define SSRSA 0x34 /* SSP RX Time Slot Active register */
  479. #define SSTSS 0x38 /* SSP Time Slot Status register */
  480. #define SSACD 0x3c /* SSP Audio Clock Divider register */
  481. /* Bitfields for above registers */
  482. #define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
  483. #define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
  484. #define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
  485. #define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
  486. #define SSCR0_SSE (1 << 7)
  487. #define SSCR0_RIM (1 << 22)
  488. #define SSCR0_TIM (1 << 23)
  489. #define SSCR0_MOD (1U << 31)
  490. #define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
  491. #define SSCR1_RIE (1 << 0)
  492. #define SSCR1_TIE (1 << 1)
  493. #define SSCR1_LBM (1 << 2)
  494. #define SSCR1_MWDS (1 << 5)
  495. #define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
  496. #define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
  497. #define SSCR1_EFWR (1 << 14)
  498. #define SSCR1_PINTE (1 << 18)
  499. #define SSCR1_TINTE (1 << 19)
  500. #define SSCR1_RSRE (1 << 20)
  501. #define SSCR1_TSRE (1 << 21)
  502. #define SSCR1_EBCEI (1 << 29)
  503. #define SSITR_INT (7 << 5)
  504. #define SSSR_TNF (1 << 2)
  505. #define SSSR_RNE (1 << 3)
  506. #define SSSR_TFS (1 << 5)
  507. #define SSSR_RFS (1 << 6)
  508. #define SSSR_ROR (1 << 7)
  509. #define SSSR_PINT (1 << 18)
  510. #define SSSR_TINT (1 << 19)
  511. #define SSSR_EOC (1 << 20)
  512. #define SSSR_TUR (1 << 21)
  513. #define SSSR_BCE (1 << 23)
  514. #define SSSR_RW 0x00bc0080
  515. static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
  516. {
  517. int level = 0;
  518. level |= s->ssitr & SSITR_INT;
  519. level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
  520. level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
  521. level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
  522. level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
  523. level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
  524. level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
  525. level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
  526. level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
  527. qemu_set_irq(s->irq, !!level);
  528. }
  529. static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
  530. {
  531. s->sssr &= ~(0xf << 12); /* Clear RFL */
  532. s->sssr &= ~(0xf << 8); /* Clear TFL */
  533. s->sssr &= ~SSSR_TFS;
  534. s->sssr &= ~SSSR_TNF;
  535. if (s->enable) {
  536. s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
  537. if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
  538. s->sssr |= SSSR_RFS;
  539. else
  540. s->sssr &= ~SSSR_RFS;
  541. if (s->rx_level)
  542. s->sssr |= SSSR_RNE;
  543. else
  544. s->sssr &= ~SSSR_RNE;
  545. /* TX FIFO is never filled, so it is always in underrun
  546. condition if SSP is enabled */
  547. s->sssr |= SSSR_TFS;
  548. s->sssr |= SSSR_TNF;
  549. }
  550. pxa2xx_ssp_int_update(s);
  551. }
  552. static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
  553. unsigned size)
  554. {
  555. PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
  556. uint32_t retval;
  557. switch (addr) {
  558. case SSCR0:
  559. return s->sscr[0];
  560. case SSCR1:
  561. return s->sscr[1];
  562. case SSPSP:
  563. return s->sspsp;
  564. case SSTO:
  565. return s->ssto;
  566. case SSITR:
  567. return s->ssitr;
  568. case SSSR:
  569. return s->sssr | s->ssitr;
  570. case SSDR:
  571. if (!s->enable)
  572. return 0xffffffff;
  573. if (s->rx_level < 1) {
  574. printf("%s: SSP Rx Underrun\n", __func__);
  575. return 0xffffffff;
  576. }
  577. s->rx_level --;
  578. retval = s->rx_fifo[s->rx_start ++];
  579. s->rx_start &= 0xf;
  580. pxa2xx_ssp_fifo_update(s);
  581. return retval;
  582. case SSTSA:
  583. return s->sstsa;
  584. case SSRSA:
  585. return s->ssrsa;
  586. case SSTSS:
  587. return 0;
  588. case SSACD:
  589. return s->ssacd;
  590. default:
  591. qemu_log_mask(LOG_GUEST_ERROR,
  592. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  593. __func__, addr);
  594. break;
  595. }
  596. return 0;
  597. }
  598. static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
  599. uint64_t value64, unsigned size)
  600. {
  601. PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
  602. uint32_t value = value64;
  603. switch (addr) {
  604. case SSCR0:
  605. s->sscr[0] = value & 0xc7ffffff;
  606. s->enable = value & SSCR0_SSE;
  607. if (value & SSCR0_MOD)
  608. printf("%s: Attempt to use network mode\n", __func__);
  609. if (s->enable && SSCR0_DSS(value) < 4)
  610. printf("%s: Wrong data size: %u bits\n", __func__,
  611. SSCR0_DSS(value));
  612. if (!(value & SSCR0_SSE)) {
  613. s->sssr = 0;
  614. s->ssitr = 0;
  615. s->rx_level = 0;
  616. }
  617. pxa2xx_ssp_fifo_update(s);
  618. break;
  619. case SSCR1:
  620. s->sscr[1] = value;
  621. if (value & (SSCR1_LBM | SSCR1_EFWR))
  622. printf("%s: Attempt to use SSP test mode\n", __func__);
  623. pxa2xx_ssp_fifo_update(s);
  624. break;
  625. case SSPSP:
  626. s->sspsp = value;
  627. break;
  628. case SSTO:
  629. s->ssto = value;
  630. break;
  631. case SSITR:
  632. s->ssitr = value & SSITR_INT;
  633. pxa2xx_ssp_int_update(s);
  634. break;
  635. case SSSR:
  636. s->sssr &= ~(value & SSSR_RW);
  637. pxa2xx_ssp_int_update(s);
  638. break;
  639. case SSDR:
  640. if (SSCR0_UWIRE(s->sscr[0])) {
  641. if (s->sscr[1] & SSCR1_MWDS)
  642. value &= 0xffff;
  643. else
  644. value &= 0xff;
  645. } else
  646. /* Note how 32bits overflow does no harm here */
  647. value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
  648. /* Data goes from here to the Tx FIFO and is shifted out from
  649. * there directly to the slave, no need to buffer it.
  650. */
  651. if (s->enable) {
  652. uint32_t readval;
  653. readval = ssi_transfer(s->bus, value);
  654. if (s->rx_level < 0x10) {
  655. s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
  656. } else {
  657. s->sssr |= SSSR_ROR;
  658. }
  659. }
  660. pxa2xx_ssp_fifo_update(s);
  661. break;
  662. case SSTSA:
  663. s->sstsa = value;
  664. break;
  665. case SSRSA:
  666. s->ssrsa = value;
  667. break;
  668. case SSACD:
  669. s->ssacd = value;
  670. break;
  671. default:
  672. qemu_log_mask(LOG_GUEST_ERROR,
  673. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  674. __func__, addr);
  675. break;
  676. }
  677. }
  678. static const MemoryRegionOps pxa2xx_ssp_ops = {
  679. .read = pxa2xx_ssp_read,
  680. .write = pxa2xx_ssp_write,
  681. .endianness = DEVICE_NATIVE_ENDIAN,
  682. };
  683. static void pxa2xx_ssp_reset(DeviceState *d)
  684. {
  685. PXA2xxSSPState *s = PXA2XX_SSP(d);
  686. s->enable = 0;
  687. s->sscr[0] = s->sscr[1] = 0;
  688. s->sspsp = 0;
  689. s->ssto = 0;
  690. s->ssitr = 0;
  691. s->sssr = 0;
  692. s->sstsa = 0;
  693. s->ssrsa = 0;
  694. s->ssacd = 0;
  695. s->rx_start = s->rx_level = 0;
  696. }
  697. static void pxa2xx_ssp_init(Object *obj)
  698. {
  699. DeviceState *dev = DEVICE(obj);
  700. PXA2xxSSPState *s = PXA2XX_SSP(obj);
  701. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  702. sysbus_init_irq(sbd, &s->irq);
  703. memory_region_init_io(&s->iomem, obj, &pxa2xx_ssp_ops, s,
  704. "pxa2xx-ssp", 0x1000);
  705. sysbus_init_mmio(sbd, &s->iomem);
  706. s->bus = ssi_create_bus(dev, "ssi");
  707. }
  708. /* Real-Time Clock */
  709. #define RCNR 0x00 /* RTC Counter register */
  710. #define RTAR 0x04 /* RTC Alarm register */
  711. #define RTSR 0x08 /* RTC Status register */
  712. #define RTTR 0x0c /* RTC Timer Trim register */
  713. #define RDCR 0x10 /* RTC Day Counter register */
  714. #define RYCR 0x14 /* RTC Year Counter register */
  715. #define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
  716. #define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
  717. #define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
  718. #define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
  719. #define SWCR 0x28 /* RTC Stopwatch Counter register */
  720. #define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
  721. #define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
  722. #define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
  723. #define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
  724. #define TYPE_PXA2XX_RTC "pxa2xx_rtc"
  725. OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxRTCState, PXA2XX_RTC)
  726. struct PXA2xxRTCState {
  727. /*< private >*/
  728. SysBusDevice parent_obj;
  729. /*< public >*/
  730. MemoryRegion iomem;
  731. uint32_t rttr;
  732. uint32_t rtsr;
  733. uint32_t rtar;
  734. uint32_t rdar1;
  735. uint32_t rdar2;
  736. uint32_t ryar1;
  737. uint32_t ryar2;
  738. uint32_t swar1;
  739. uint32_t swar2;
  740. uint32_t piar;
  741. uint32_t last_rcnr;
  742. uint32_t last_rdcr;
  743. uint32_t last_rycr;
  744. uint32_t last_swcr;
  745. uint32_t last_rtcpicr;
  746. int64_t last_hz;
  747. int64_t last_sw;
  748. int64_t last_pi;
  749. QEMUTimer *rtc_hz;
  750. QEMUTimer *rtc_rdal1;
  751. QEMUTimer *rtc_rdal2;
  752. QEMUTimer *rtc_swal1;
  753. QEMUTimer *rtc_swal2;
  754. QEMUTimer *rtc_pi;
  755. qemu_irq rtc_irq;
  756. };
  757. static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
  758. {
  759. qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
  760. }
  761. static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
  762. {
  763. int64_t rt = qemu_clock_get_ms(rtc_clock);
  764. s->last_rcnr += ((rt - s->last_hz) << 15) /
  765. (1000 * ((s->rttr & 0xffff) + 1));
  766. s->last_rdcr += ((rt - s->last_hz) << 15) /
  767. (1000 * ((s->rttr & 0xffff) + 1));
  768. s->last_hz = rt;
  769. }
  770. static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
  771. {
  772. int64_t rt = qemu_clock_get_ms(rtc_clock);
  773. if (s->rtsr & (1 << 12))
  774. s->last_swcr += (rt - s->last_sw) / 10;
  775. s->last_sw = rt;
  776. }
  777. static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
  778. {
  779. int64_t rt = qemu_clock_get_ms(rtc_clock);
  780. if (s->rtsr & (1 << 15))
  781. s->last_swcr += rt - s->last_pi;
  782. s->last_pi = rt;
  783. }
  784. static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
  785. uint32_t rtsr)
  786. {
  787. if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
  788. timer_mod(s->rtc_hz, s->last_hz +
  789. (((s->rtar - s->last_rcnr) * 1000 *
  790. ((s->rttr & 0xffff) + 1)) >> 15));
  791. else
  792. timer_del(s->rtc_hz);
  793. if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
  794. timer_mod(s->rtc_rdal1, s->last_hz +
  795. (((s->rdar1 - s->last_rdcr) * 1000 *
  796. ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
  797. else
  798. timer_del(s->rtc_rdal1);
  799. if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
  800. timer_mod(s->rtc_rdal2, s->last_hz +
  801. (((s->rdar2 - s->last_rdcr) * 1000 *
  802. ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
  803. else
  804. timer_del(s->rtc_rdal2);
  805. if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
  806. timer_mod(s->rtc_swal1, s->last_sw +
  807. (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
  808. else
  809. timer_del(s->rtc_swal1);
  810. if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
  811. timer_mod(s->rtc_swal2, s->last_sw +
  812. (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
  813. else
  814. timer_del(s->rtc_swal2);
  815. if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
  816. timer_mod(s->rtc_pi, s->last_pi +
  817. (s->piar & 0xffff) - s->last_rtcpicr);
  818. else
  819. timer_del(s->rtc_pi);
  820. }
  821. static inline void pxa2xx_rtc_hz_tick(void *opaque)
  822. {
  823. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  824. s->rtsr |= (1 << 0);
  825. pxa2xx_rtc_alarm_update(s, s->rtsr);
  826. pxa2xx_rtc_int_update(s);
  827. }
  828. static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
  829. {
  830. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  831. s->rtsr |= (1 << 4);
  832. pxa2xx_rtc_alarm_update(s, s->rtsr);
  833. pxa2xx_rtc_int_update(s);
  834. }
  835. static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
  836. {
  837. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  838. s->rtsr |= (1 << 6);
  839. pxa2xx_rtc_alarm_update(s, s->rtsr);
  840. pxa2xx_rtc_int_update(s);
  841. }
  842. static inline void pxa2xx_rtc_swal1_tick(void *opaque)
  843. {
  844. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  845. s->rtsr |= (1 << 8);
  846. pxa2xx_rtc_alarm_update(s, s->rtsr);
  847. pxa2xx_rtc_int_update(s);
  848. }
  849. static inline void pxa2xx_rtc_swal2_tick(void *opaque)
  850. {
  851. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  852. s->rtsr |= (1 << 10);
  853. pxa2xx_rtc_alarm_update(s, s->rtsr);
  854. pxa2xx_rtc_int_update(s);
  855. }
  856. static inline void pxa2xx_rtc_pi_tick(void *opaque)
  857. {
  858. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  859. s->rtsr |= (1 << 13);
  860. pxa2xx_rtc_piupdate(s);
  861. s->last_rtcpicr = 0;
  862. pxa2xx_rtc_alarm_update(s, s->rtsr);
  863. pxa2xx_rtc_int_update(s);
  864. }
  865. static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
  866. unsigned size)
  867. {
  868. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  869. switch (addr) {
  870. case RTTR:
  871. return s->rttr;
  872. case RTSR:
  873. return s->rtsr;
  874. case RTAR:
  875. return s->rtar;
  876. case RDAR1:
  877. return s->rdar1;
  878. case RDAR2:
  879. return s->rdar2;
  880. case RYAR1:
  881. return s->ryar1;
  882. case RYAR2:
  883. return s->ryar2;
  884. case SWAR1:
  885. return s->swar1;
  886. case SWAR2:
  887. return s->swar2;
  888. case PIAR:
  889. return s->piar;
  890. case RCNR:
  891. return s->last_rcnr +
  892. ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
  893. (1000 * ((s->rttr & 0xffff) + 1));
  894. case RDCR:
  895. return s->last_rdcr +
  896. ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
  897. (1000 * ((s->rttr & 0xffff) + 1));
  898. case RYCR:
  899. return s->last_rycr;
  900. case SWCR:
  901. if (s->rtsr & (1 << 12))
  902. return s->last_swcr +
  903. (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
  904. else
  905. return s->last_swcr;
  906. default:
  907. qemu_log_mask(LOG_GUEST_ERROR,
  908. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  909. __func__, addr);
  910. break;
  911. }
  912. return 0;
  913. }
  914. static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
  915. uint64_t value64, unsigned size)
  916. {
  917. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  918. uint32_t value = value64;
  919. switch (addr) {
  920. case RTTR:
  921. if (!(s->rttr & (1U << 31))) {
  922. pxa2xx_rtc_hzupdate(s);
  923. s->rttr = value;
  924. pxa2xx_rtc_alarm_update(s, s->rtsr);
  925. }
  926. break;
  927. case RTSR:
  928. if ((s->rtsr ^ value) & (1 << 15))
  929. pxa2xx_rtc_piupdate(s);
  930. if ((s->rtsr ^ value) & (1 << 12))
  931. pxa2xx_rtc_swupdate(s);
  932. if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
  933. pxa2xx_rtc_alarm_update(s, value);
  934. s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
  935. pxa2xx_rtc_int_update(s);
  936. break;
  937. case RTAR:
  938. s->rtar = value;
  939. pxa2xx_rtc_alarm_update(s, s->rtsr);
  940. break;
  941. case RDAR1:
  942. s->rdar1 = value;
  943. pxa2xx_rtc_alarm_update(s, s->rtsr);
  944. break;
  945. case RDAR2:
  946. s->rdar2 = value;
  947. pxa2xx_rtc_alarm_update(s, s->rtsr);
  948. break;
  949. case RYAR1:
  950. s->ryar1 = value;
  951. pxa2xx_rtc_alarm_update(s, s->rtsr);
  952. break;
  953. case RYAR2:
  954. s->ryar2 = value;
  955. pxa2xx_rtc_alarm_update(s, s->rtsr);
  956. break;
  957. case SWAR1:
  958. pxa2xx_rtc_swupdate(s);
  959. s->swar1 = value;
  960. s->last_swcr = 0;
  961. pxa2xx_rtc_alarm_update(s, s->rtsr);
  962. break;
  963. case SWAR2:
  964. s->swar2 = value;
  965. pxa2xx_rtc_alarm_update(s, s->rtsr);
  966. break;
  967. case PIAR:
  968. s->piar = value;
  969. pxa2xx_rtc_alarm_update(s, s->rtsr);
  970. break;
  971. case RCNR:
  972. pxa2xx_rtc_hzupdate(s);
  973. s->last_rcnr = value;
  974. pxa2xx_rtc_alarm_update(s, s->rtsr);
  975. break;
  976. case RDCR:
  977. pxa2xx_rtc_hzupdate(s);
  978. s->last_rdcr = value;
  979. pxa2xx_rtc_alarm_update(s, s->rtsr);
  980. break;
  981. case RYCR:
  982. s->last_rycr = value;
  983. break;
  984. case SWCR:
  985. pxa2xx_rtc_swupdate(s);
  986. s->last_swcr = value;
  987. pxa2xx_rtc_alarm_update(s, s->rtsr);
  988. break;
  989. case RTCPICR:
  990. pxa2xx_rtc_piupdate(s);
  991. s->last_rtcpicr = value & 0xffff;
  992. pxa2xx_rtc_alarm_update(s, s->rtsr);
  993. break;
  994. default:
  995. qemu_log_mask(LOG_GUEST_ERROR,
  996. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  997. __func__, addr);
  998. }
  999. }
  1000. static const MemoryRegionOps pxa2xx_rtc_ops = {
  1001. .read = pxa2xx_rtc_read,
  1002. .write = pxa2xx_rtc_write,
  1003. .endianness = DEVICE_NATIVE_ENDIAN,
  1004. };
  1005. static void pxa2xx_rtc_init(Object *obj)
  1006. {
  1007. PXA2xxRTCState *s = PXA2XX_RTC(obj);
  1008. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  1009. struct tm tm;
  1010. int wom;
  1011. s->rttr = 0x7fff;
  1012. s->rtsr = 0;
  1013. qemu_get_timedate(&tm, 0);
  1014. wom = ((tm.tm_mday - 1) / 7) + 1;
  1015. s->last_rcnr = (uint32_t) mktimegm(&tm);
  1016. s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
  1017. (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
  1018. s->last_rycr = ((tm.tm_year + 1900) << 9) |
  1019. ((tm.tm_mon + 1) << 5) | tm.tm_mday;
  1020. s->last_swcr = (tm.tm_hour << 19) |
  1021. (tm.tm_min << 13) | (tm.tm_sec << 7);
  1022. s->last_rtcpicr = 0;
  1023. s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);
  1024. sysbus_init_irq(dev, &s->rtc_irq);
  1025. memory_region_init_io(&s->iomem, obj, &pxa2xx_rtc_ops, s,
  1026. "pxa2xx-rtc", 0x10000);
  1027. sysbus_init_mmio(dev, &s->iomem);
  1028. }
  1029. static void pxa2xx_rtc_realize(DeviceState *dev, Error **errp)
  1030. {
  1031. PXA2xxRTCState *s = PXA2XX_RTC(dev);
  1032. s->rtc_hz = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick, s);
  1033. s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
  1034. s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
  1035. s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
  1036. s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
  1037. s->rtc_pi = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick, s);
  1038. }
  1039. static int pxa2xx_rtc_pre_save(void *opaque)
  1040. {
  1041. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  1042. pxa2xx_rtc_hzupdate(s);
  1043. pxa2xx_rtc_piupdate(s);
  1044. pxa2xx_rtc_swupdate(s);
  1045. return 0;
  1046. }
  1047. static int pxa2xx_rtc_post_load(void *opaque, int version_id)
  1048. {
  1049. PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
  1050. pxa2xx_rtc_alarm_update(s, s->rtsr);
  1051. return 0;
  1052. }
  1053. static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
  1054. .name = "pxa2xx_rtc",
  1055. .version_id = 0,
  1056. .minimum_version_id = 0,
  1057. .pre_save = pxa2xx_rtc_pre_save,
  1058. .post_load = pxa2xx_rtc_post_load,
  1059. .fields = (const VMStateField[]) {
  1060. VMSTATE_UINT32(rttr, PXA2xxRTCState),
  1061. VMSTATE_UINT32(rtsr, PXA2xxRTCState),
  1062. VMSTATE_UINT32(rtar, PXA2xxRTCState),
  1063. VMSTATE_UINT32(rdar1, PXA2xxRTCState),
  1064. VMSTATE_UINT32(rdar2, PXA2xxRTCState),
  1065. VMSTATE_UINT32(ryar1, PXA2xxRTCState),
  1066. VMSTATE_UINT32(ryar2, PXA2xxRTCState),
  1067. VMSTATE_UINT32(swar1, PXA2xxRTCState),
  1068. VMSTATE_UINT32(swar2, PXA2xxRTCState),
  1069. VMSTATE_UINT32(piar, PXA2xxRTCState),
  1070. VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
  1071. VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
  1072. VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
  1073. VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
  1074. VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
  1075. VMSTATE_INT64(last_hz, PXA2xxRTCState),
  1076. VMSTATE_INT64(last_sw, PXA2xxRTCState),
  1077. VMSTATE_INT64(last_pi, PXA2xxRTCState),
  1078. VMSTATE_END_OF_LIST(),
  1079. },
  1080. };
  1081. static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
  1082. {
  1083. DeviceClass *dc = DEVICE_CLASS(klass);
  1084. dc->desc = "PXA2xx RTC Controller";
  1085. dc->vmsd = &vmstate_pxa2xx_rtc_regs;
  1086. dc->realize = pxa2xx_rtc_realize;
  1087. }
  1088. static const TypeInfo pxa2xx_rtc_sysbus_info = {
  1089. .name = TYPE_PXA2XX_RTC,
  1090. .parent = TYPE_SYS_BUS_DEVICE,
  1091. .instance_size = sizeof(PXA2xxRTCState),
  1092. .instance_init = pxa2xx_rtc_init,
  1093. .class_init = pxa2xx_rtc_sysbus_class_init,
  1094. };
  1095. /* I2C Interface */
  1096. #define TYPE_PXA2XX_I2C_SLAVE "pxa2xx-i2c-slave"
  1097. OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CSlaveState, PXA2XX_I2C_SLAVE)
  1098. struct PXA2xxI2CSlaveState {
  1099. I2CSlave parent_obj;
  1100. PXA2xxI2CState *host;
  1101. };
  1102. struct PXA2xxI2CState {
  1103. /*< private >*/
  1104. SysBusDevice parent_obj;
  1105. /*< public >*/
  1106. MemoryRegion iomem;
  1107. PXA2xxI2CSlaveState *slave;
  1108. I2CBus *bus;
  1109. qemu_irq irq;
  1110. uint32_t offset;
  1111. uint32_t region_size;
  1112. uint16_t control;
  1113. uint16_t status;
  1114. uint8_t ibmr;
  1115. uint8_t data;
  1116. };
  1117. #define IBMR 0x80 /* I2C Bus Monitor register */
  1118. #define IDBR 0x88 /* I2C Data Buffer register */
  1119. #define ICR 0x90 /* I2C Control register */
  1120. #define ISR 0x98 /* I2C Status register */
  1121. #define ISAR 0xa0 /* I2C Slave Address register */
  1122. static void pxa2xx_i2c_update(PXA2xxI2CState *s)
  1123. {
  1124. uint16_t level = 0;
  1125. level |= s->status & s->control & (1 << 10); /* BED */
  1126. level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
  1127. level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
  1128. level |= s->status & (1 << 9); /* SAD */
  1129. qemu_set_irq(s->irq, !!level);
  1130. }
  1131. /* These are only stubs now. */
  1132. static int pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
  1133. {
  1134. PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
  1135. PXA2xxI2CState *s = slave->host;
  1136. switch (event) {
  1137. case I2C_START_SEND:
  1138. s->status |= (1 << 9); /* set SAD */
  1139. s->status &= ~(1 << 0); /* clear RWM */
  1140. break;
  1141. case I2C_START_RECV:
  1142. s->status |= (1 << 9); /* set SAD */
  1143. s->status |= 1 << 0; /* set RWM */
  1144. break;
  1145. case I2C_FINISH:
  1146. s->status |= (1 << 4); /* set SSD */
  1147. break;
  1148. case I2C_NACK:
  1149. s->status |= 1 << 1; /* set ACKNAK */
  1150. break;
  1151. default:
  1152. return -1;
  1153. }
  1154. pxa2xx_i2c_update(s);
  1155. return 0;
  1156. }
  1157. static uint8_t pxa2xx_i2c_rx(I2CSlave *i2c)
  1158. {
  1159. PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
  1160. PXA2xxI2CState *s = slave->host;
  1161. if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
  1162. return 0;
  1163. }
  1164. if (s->status & (1 << 0)) { /* RWM */
  1165. s->status |= 1 << 6; /* set ITE */
  1166. }
  1167. pxa2xx_i2c_update(s);
  1168. return s->data;
  1169. }
  1170. static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
  1171. {
  1172. PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
  1173. PXA2xxI2CState *s = slave->host;
  1174. if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
  1175. return 1;
  1176. }
  1177. if (!(s->status & (1 << 0))) { /* RWM */
  1178. s->status |= 1 << 7; /* set IRF */
  1179. s->data = data;
  1180. }
  1181. pxa2xx_i2c_update(s);
  1182. return 1;
  1183. }
  1184. static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
  1185. unsigned size)
  1186. {
  1187. PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
  1188. I2CSlave *slave;
  1189. addr -= s->offset;
  1190. switch (addr) {
  1191. case ICR:
  1192. return s->control;
  1193. case ISR:
  1194. return s->status | (i2c_bus_busy(s->bus) << 2);
  1195. case ISAR:
  1196. slave = I2C_SLAVE(s->slave);
  1197. return slave->address;
  1198. case IDBR:
  1199. return s->data;
  1200. case IBMR:
  1201. if (s->status & (1 << 2))
  1202. s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
  1203. else
  1204. s->ibmr = 0;
  1205. return s->ibmr;
  1206. default:
  1207. qemu_log_mask(LOG_GUEST_ERROR,
  1208. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  1209. __func__, addr);
  1210. break;
  1211. }
  1212. return 0;
  1213. }
  1214. static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
  1215. uint64_t value64, unsigned size)
  1216. {
  1217. PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
  1218. uint32_t value = value64;
  1219. int ack;
  1220. addr -= s->offset;
  1221. switch (addr) {
  1222. case ICR:
  1223. s->control = value & 0xfff7;
  1224. if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
  1225. /* TODO: slave mode */
  1226. if (value & (1 << 0)) { /* START condition */
  1227. if (s->data & 1)
  1228. s->status |= 1 << 0; /* set RWM */
  1229. else
  1230. s->status &= ~(1 << 0); /* clear RWM */
  1231. ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
  1232. } else {
  1233. if (s->status & (1 << 0)) { /* RWM */
  1234. s->data = i2c_recv(s->bus);
  1235. if (value & (1 << 2)) /* ACKNAK */
  1236. i2c_nack(s->bus);
  1237. ack = 1;
  1238. } else
  1239. ack = !i2c_send(s->bus, s->data);
  1240. }
  1241. if (value & (1 << 1)) /* STOP condition */
  1242. i2c_end_transfer(s->bus);
  1243. if (ack) {
  1244. if (value & (1 << 0)) /* START condition */
  1245. s->status |= 1 << 6; /* set ITE */
  1246. else
  1247. if (s->status & (1 << 0)) /* RWM */
  1248. s->status |= 1 << 7; /* set IRF */
  1249. else
  1250. s->status |= 1 << 6; /* set ITE */
  1251. s->status &= ~(1 << 1); /* clear ACKNAK */
  1252. } else {
  1253. s->status |= 1 << 6; /* set ITE */
  1254. s->status |= 1 << 10; /* set BED */
  1255. s->status |= 1 << 1; /* set ACKNAK */
  1256. }
  1257. }
  1258. if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
  1259. if (value & (1 << 4)) /* MA */
  1260. i2c_end_transfer(s->bus);
  1261. pxa2xx_i2c_update(s);
  1262. break;
  1263. case ISR:
  1264. s->status &= ~(value & 0x07f0);
  1265. pxa2xx_i2c_update(s);
  1266. break;
  1267. case ISAR:
  1268. i2c_slave_set_address(I2C_SLAVE(s->slave), value & 0x7f);
  1269. break;
  1270. case IDBR:
  1271. s->data = value & 0xff;
  1272. break;
  1273. default:
  1274. qemu_log_mask(LOG_GUEST_ERROR,
  1275. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  1276. __func__, addr);
  1277. }
  1278. }
  1279. static const MemoryRegionOps pxa2xx_i2c_ops = {
  1280. .read = pxa2xx_i2c_read,
  1281. .write = pxa2xx_i2c_write,
  1282. .endianness = DEVICE_NATIVE_ENDIAN,
  1283. };
  1284. static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
  1285. .name = "pxa2xx_i2c_slave",
  1286. .version_id = 1,
  1287. .minimum_version_id = 1,
  1288. .fields = (const VMStateField[]) {
  1289. VMSTATE_I2C_SLAVE(parent_obj, PXA2xxI2CSlaveState),
  1290. VMSTATE_END_OF_LIST()
  1291. }
  1292. };
  1293. static const VMStateDescription vmstate_pxa2xx_i2c = {
  1294. .name = "pxa2xx_i2c",
  1295. .version_id = 1,
  1296. .minimum_version_id = 1,
  1297. .fields = (const VMStateField[]) {
  1298. VMSTATE_UINT16(control, PXA2xxI2CState),
  1299. VMSTATE_UINT16(status, PXA2xxI2CState),
  1300. VMSTATE_UINT8(ibmr, PXA2xxI2CState),
  1301. VMSTATE_UINT8(data, PXA2xxI2CState),
  1302. VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
  1303. vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
  1304. VMSTATE_END_OF_LIST()
  1305. }
  1306. };
  1307. static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
  1308. {
  1309. I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
  1310. k->event = pxa2xx_i2c_event;
  1311. k->recv = pxa2xx_i2c_rx;
  1312. k->send = pxa2xx_i2c_tx;
  1313. }
  1314. static const TypeInfo pxa2xx_i2c_slave_info = {
  1315. .name = TYPE_PXA2XX_I2C_SLAVE,
  1316. .parent = TYPE_I2C_SLAVE,
  1317. .instance_size = sizeof(PXA2xxI2CSlaveState),
  1318. .class_init = pxa2xx_i2c_slave_class_init,
  1319. };
  1320. PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
  1321. qemu_irq irq, uint32_t region_size)
  1322. {
  1323. DeviceState *dev;
  1324. SysBusDevice *i2c_dev;
  1325. PXA2xxI2CState *s;
  1326. I2CBus *i2cbus;
  1327. dev = qdev_new(TYPE_PXA2XX_I2C);
  1328. qdev_prop_set_uint32(dev, "size", region_size + 1);
  1329. qdev_prop_set_uint32(dev, "offset", base & region_size);
  1330. /* FIXME: Should the slave device really be on a separate bus? */
  1331. i2cbus = i2c_init_bus(dev, "dummy");
  1332. i2c_dev = SYS_BUS_DEVICE(dev);
  1333. sysbus_realize_and_unref(i2c_dev, &error_fatal);
  1334. sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
  1335. sysbus_connect_irq(i2c_dev, 0, irq);
  1336. s = PXA2XX_I2C(i2c_dev);
  1337. s->slave = PXA2XX_I2C_SLAVE(i2c_slave_create_simple(i2cbus,
  1338. TYPE_PXA2XX_I2C_SLAVE,
  1339. 0));
  1340. s->slave->host = s;
  1341. return s;
  1342. }
  1343. static void pxa2xx_i2c_initfn(Object *obj)
  1344. {
  1345. DeviceState *dev = DEVICE(obj);
  1346. PXA2xxI2CState *s = PXA2XX_I2C(obj);
  1347. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  1348. s->bus = i2c_init_bus(dev, NULL);
  1349. memory_region_init_io(&s->iomem, obj, &pxa2xx_i2c_ops, s,
  1350. "pxa2xx-i2c", s->region_size);
  1351. sysbus_init_mmio(sbd, &s->iomem);
  1352. sysbus_init_irq(sbd, &s->irq);
  1353. }
  1354. I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
  1355. {
  1356. return s->bus;
  1357. }
  1358. static Property pxa2xx_i2c_properties[] = {
  1359. DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
  1360. DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
  1361. DEFINE_PROP_END_OF_LIST(),
  1362. };
  1363. static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
  1364. {
  1365. DeviceClass *dc = DEVICE_CLASS(klass);
  1366. dc->desc = "PXA2xx I2C Bus Controller";
  1367. dc->vmsd = &vmstate_pxa2xx_i2c;
  1368. device_class_set_props(dc, pxa2xx_i2c_properties);
  1369. }
  1370. static const TypeInfo pxa2xx_i2c_info = {
  1371. .name = TYPE_PXA2XX_I2C,
  1372. .parent = TYPE_SYS_BUS_DEVICE,
  1373. .instance_size = sizeof(PXA2xxI2CState),
  1374. .instance_init = pxa2xx_i2c_initfn,
  1375. .class_init = pxa2xx_i2c_class_init,
  1376. };
  1377. /* PXA Inter-IC Sound Controller */
  1378. static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
  1379. {
  1380. i2s->rx_len = 0;
  1381. i2s->tx_len = 0;
  1382. i2s->fifo_len = 0;
  1383. i2s->clk = 0x1a;
  1384. i2s->control[0] = 0x00;
  1385. i2s->control[1] = 0x00;
  1386. i2s->status = 0x00;
  1387. i2s->mask = 0x00;
  1388. }
  1389. #define SACR_TFTH(val) ((val >> 8) & 0xf)
  1390. #define SACR_RFTH(val) ((val >> 12) & 0xf)
  1391. #define SACR_DREC(val) (val & (1 << 3))
  1392. #define SACR_DPRL(val) (val & (1 << 4))
  1393. static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
  1394. {
  1395. int rfs, tfs;
  1396. rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
  1397. !SACR_DREC(i2s->control[1]);
  1398. tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
  1399. i2s->enable && !SACR_DPRL(i2s->control[1]);
  1400. qemu_set_irq(i2s->rx_dma, rfs);
  1401. qemu_set_irq(i2s->tx_dma, tfs);
  1402. i2s->status &= 0xe0;
  1403. if (i2s->fifo_len < 16 || !i2s->enable)
  1404. i2s->status |= 1 << 0; /* TNF */
  1405. if (i2s->rx_len)
  1406. i2s->status |= 1 << 1; /* RNE */
  1407. if (i2s->enable)
  1408. i2s->status |= 1 << 2; /* BSY */
  1409. if (tfs)
  1410. i2s->status |= 1 << 3; /* TFS */
  1411. if (rfs)
  1412. i2s->status |= 1 << 4; /* RFS */
  1413. if (!(i2s->tx_len && i2s->enable))
  1414. i2s->status |= i2s->fifo_len << 8; /* TFL */
  1415. i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
  1416. qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
  1417. }
  1418. #define SACR0 0x00 /* Serial Audio Global Control register */
  1419. #define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
  1420. #define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
  1421. #define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
  1422. #define SAICR 0x18 /* Serial Audio Interrupt Clear register */
  1423. #define SADIV 0x60 /* Serial Audio Clock Divider register */
  1424. #define SADR 0x80 /* Serial Audio Data register */
  1425. static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
  1426. unsigned size)
  1427. {
  1428. PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
  1429. switch (addr) {
  1430. case SACR0:
  1431. return s->control[0];
  1432. case SACR1:
  1433. return s->control[1];
  1434. case SASR0:
  1435. return s->status;
  1436. case SAIMR:
  1437. return s->mask;
  1438. case SAICR:
  1439. return 0;
  1440. case SADIV:
  1441. return s->clk;
  1442. case SADR:
  1443. if (s->rx_len > 0) {
  1444. s->rx_len --;
  1445. pxa2xx_i2s_update(s);
  1446. return s->codec_in(s->opaque);
  1447. }
  1448. return 0;
  1449. default:
  1450. qemu_log_mask(LOG_GUEST_ERROR,
  1451. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  1452. __func__, addr);
  1453. break;
  1454. }
  1455. return 0;
  1456. }
  1457. static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
  1458. uint64_t value, unsigned size)
  1459. {
  1460. PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
  1461. uint32_t *sample;
  1462. switch (addr) {
  1463. case SACR0:
  1464. if (value & (1 << 3)) /* RST */
  1465. pxa2xx_i2s_reset(s);
  1466. s->control[0] = value & 0xff3d;
  1467. if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
  1468. for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
  1469. s->codec_out(s->opaque, *sample);
  1470. s->status &= ~(1 << 7); /* I2SOFF */
  1471. }
  1472. if (value & (1 << 4)) /* EFWR */
  1473. printf("%s: Attempt to use special function\n", __func__);
  1474. s->enable = (value & 9) == 1; /* ENB && !RST*/
  1475. pxa2xx_i2s_update(s);
  1476. break;
  1477. case SACR1:
  1478. s->control[1] = value & 0x0039;
  1479. if (value & (1 << 5)) /* ENLBF */
  1480. printf("%s: Attempt to use loopback function\n", __func__);
  1481. if (value & (1 << 4)) /* DPRL */
  1482. s->fifo_len = 0;
  1483. pxa2xx_i2s_update(s);
  1484. break;
  1485. case SAIMR:
  1486. s->mask = value & 0x0078;
  1487. pxa2xx_i2s_update(s);
  1488. break;
  1489. case SAICR:
  1490. s->status &= ~(value & (3 << 5));
  1491. pxa2xx_i2s_update(s);
  1492. break;
  1493. case SADIV:
  1494. s->clk = value & 0x007f;
  1495. break;
  1496. case SADR:
  1497. if (s->tx_len && s->enable) {
  1498. s->tx_len --;
  1499. pxa2xx_i2s_update(s);
  1500. s->codec_out(s->opaque, value);
  1501. } else if (s->fifo_len < 16) {
  1502. s->fifo[s->fifo_len ++] = value;
  1503. pxa2xx_i2s_update(s);
  1504. }
  1505. break;
  1506. default:
  1507. qemu_log_mask(LOG_GUEST_ERROR,
  1508. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  1509. __func__, addr);
  1510. }
  1511. }
  1512. static const MemoryRegionOps pxa2xx_i2s_ops = {
  1513. .read = pxa2xx_i2s_read,
  1514. .write = pxa2xx_i2s_write,
  1515. .endianness = DEVICE_NATIVE_ENDIAN,
  1516. };
  1517. static const VMStateDescription vmstate_pxa2xx_i2s = {
  1518. .name = "pxa2xx_i2s",
  1519. .version_id = 0,
  1520. .minimum_version_id = 0,
  1521. .fields = (const VMStateField[]) {
  1522. VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
  1523. VMSTATE_UINT32(status, PXA2xxI2SState),
  1524. VMSTATE_UINT32(mask, PXA2xxI2SState),
  1525. VMSTATE_UINT32(clk, PXA2xxI2SState),
  1526. VMSTATE_INT32(enable, PXA2xxI2SState),
  1527. VMSTATE_INT32(rx_len, PXA2xxI2SState),
  1528. VMSTATE_INT32(tx_len, PXA2xxI2SState),
  1529. VMSTATE_INT32(fifo_len, PXA2xxI2SState),
  1530. VMSTATE_END_OF_LIST()
  1531. }
  1532. };
  1533. static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
  1534. {
  1535. PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
  1536. uint32_t *sample;
  1537. /* Signal FIFO errors */
  1538. if (s->enable && s->tx_len)
  1539. s->status |= 1 << 5; /* TUR */
  1540. if (s->enable && s->rx_len)
  1541. s->status |= 1 << 6; /* ROR */
  1542. /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
  1543. * handle the cases where it makes a difference. */
  1544. s->tx_len = tx - s->fifo_len;
  1545. s->rx_len = rx;
  1546. /* Note that is s->codec_out wasn't set, we wouldn't get called. */
  1547. if (s->enable)
  1548. for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
  1549. s->codec_out(s->opaque, *sample);
  1550. pxa2xx_i2s_update(s);
  1551. }
  1552. static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
  1553. hwaddr base,
  1554. qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
  1555. {
  1556. PXA2xxI2SState *s = g_new0(PXA2xxI2SState, 1);
  1557. s->irq = irq;
  1558. s->rx_dma = rx_dma;
  1559. s->tx_dma = tx_dma;
  1560. s->data_req = pxa2xx_i2s_data_req;
  1561. pxa2xx_i2s_reset(s);
  1562. memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
  1563. "pxa2xx-i2s", 0x100000);
  1564. memory_region_add_subregion(sysmem, base, &s->iomem);
  1565. vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
  1566. return s;
  1567. }
  1568. /* PXA Fast Infra-red Communications Port */
  1569. struct PXA2xxFIrState {
  1570. /*< private >*/
  1571. SysBusDevice parent_obj;
  1572. /*< public >*/
  1573. MemoryRegion iomem;
  1574. qemu_irq irq;
  1575. qemu_irq rx_dma;
  1576. qemu_irq tx_dma;
  1577. uint32_t enable;
  1578. CharBackend chr;
  1579. uint8_t control[3];
  1580. uint8_t status[2];
  1581. uint32_t rx_len;
  1582. uint32_t rx_start;
  1583. uint8_t rx_fifo[64];
  1584. };
  1585. static void pxa2xx_fir_reset(DeviceState *d)
  1586. {
  1587. PXA2xxFIrState *s = PXA2XX_FIR(d);
  1588. s->control[0] = 0x00;
  1589. s->control[1] = 0x00;
  1590. s->control[2] = 0x00;
  1591. s->status[0] = 0x00;
  1592. s->status[1] = 0x00;
  1593. s->enable = 0;
  1594. }
  1595. static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
  1596. {
  1597. static const int tresh[4] = { 8, 16, 32, 0 };
  1598. int intr = 0;
  1599. if ((s->control[0] & (1 << 4)) && /* RXE */
  1600. s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
  1601. s->status[0] |= 1 << 4; /* RFS */
  1602. else
  1603. s->status[0] &= ~(1 << 4); /* RFS */
  1604. if (s->control[0] & (1 << 3)) /* TXE */
  1605. s->status[0] |= 1 << 3; /* TFS */
  1606. else
  1607. s->status[0] &= ~(1 << 3); /* TFS */
  1608. if (s->rx_len)
  1609. s->status[1] |= 1 << 2; /* RNE */
  1610. else
  1611. s->status[1] &= ~(1 << 2); /* RNE */
  1612. if (s->control[0] & (1 << 4)) /* RXE */
  1613. s->status[1] |= 1 << 0; /* RSY */
  1614. else
  1615. s->status[1] &= ~(1 << 0); /* RSY */
  1616. intr |= (s->control[0] & (1 << 5)) && /* RIE */
  1617. (s->status[0] & (1 << 4)); /* RFS */
  1618. intr |= (s->control[0] & (1 << 6)) && /* TIE */
  1619. (s->status[0] & (1 << 3)); /* TFS */
  1620. intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
  1621. (s->status[0] & (1 << 6)); /* EOC */
  1622. intr |= (s->control[0] & (1 << 2)) && /* TUS */
  1623. (s->status[0] & (1 << 1)); /* TUR */
  1624. intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
  1625. qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
  1626. qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
  1627. qemu_set_irq(s->irq, intr && s->enable);
  1628. }
  1629. #define ICCR0 0x00 /* FICP Control register 0 */
  1630. #define ICCR1 0x04 /* FICP Control register 1 */
  1631. #define ICCR2 0x08 /* FICP Control register 2 */
  1632. #define ICDR 0x0c /* FICP Data register */
  1633. #define ICSR0 0x14 /* FICP Status register 0 */
  1634. #define ICSR1 0x18 /* FICP Status register 1 */
  1635. #define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
  1636. static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
  1637. unsigned size)
  1638. {
  1639. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1640. uint8_t ret;
  1641. switch (addr) {
  1642. case ICCR0:
  1643. return s->control[0];
  1644. case ICCR1:
  1645. return s->control[1];
  1646. case ICCR2:
  1647. return s->control[2];
  1648. case ICDR:
  1649. s->status[0] &= ~0x01;
  1650. s->status[1] &= ~0x72;
  1651. if (s->rx_len) {
  1652. s->rx_len --;
  1653. ret = s->rx_fifo[s->rx_start ++];
  1654. s->rx_start &= 63;
  1655. pxa2xx_fir_update(s);
  1656. return ret;
  1657. }
  1658. printf("%s: Rx FIFO underrun.\n", __func__);
  1659. break;
  1660. case ICSR0:
  1661. return s->status[0];
  1662. case ICSR1:
  1663. return s->status[1] | (1 << 3); /* TNF */
  1664. case ICFOR:
  1665. return s->rx_len;
  1666. default:
  1667. qemu_log_mask(LOG_GUEST_ERROR,
  1668. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  1669. __func__, addr);
  1670. break;
  1671. }
  1672. return 0;
  1673. }
  1674. static void pxa2xx_fir_write(void *opaque, hwaddr addr,
  1675. uint64_t value64, unsigned size)
  1676. {
  1677. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1678. uint32_t value = value64;
  1679. uint8_t ch;
  1680. switch (addr) {
  1681. case ICCR0:
  1682. s->control[0] = value;
  1683. if (!(value & (1 << 4))) /* RXE */
  1684. s->rx_len = s->rx_start = 0;
  1685. if (!(value & (1 << 3))) { /* TXE */
  1686. /* Nop */
  1687. }
  1688. s->enable = value & 1; /* ITR */
  1689. if (!s->enable)
  1690. s->status[0] = 0;
  1691. pxa2xx_fir_update(s);
  1692. break;
  1693. case ICCR1:
  1694. s->control[1] = value;
  1695. break;
  1696. case ICCR2:
  1697. s->control[2] = value & 0x3f;
  1698. pxa2xx_fir_update(s);
  1699. break;
  1700. case ICDR:
  1701. if (s->control[2] & (1 << 2)) { /* TXP */
  1702. ch = value;
  1703. } else {
  1704. ch = ~value;
  1705. }
  1706. if (s->enable && (s->control[0] & (1 << 3))) { /* TXE */
  1707. /* XXX this blocks entire thread. Rewrite to use
  1708. * qemu_chr_fe_write and background I/O callbacks */
  1709. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  1710. }
  1711. break;
  1712. case ICSR0:
  1713. s->status[0] &= ~(value & 0x66);
  1714. pxa2xx_fir_update(s);
  1715. break;
  1716. case ICFOR:
  1717. break;
  1718. default:
  1719. qemu_log_mask(LOG_GUEST_ERROR,
  1720. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  1721. __func__, addr);
  1722. }
  1723. }
  1724. static const MemoryRegionOps pxa2xx_fir_ops = {
  1725. .read = pxa2xx_fir_read,
  1726. .write = pxa2xx_fir_write,
  1727. .endianness = DEVICE_NATIVE_ENDIAN,
  1728. };
  1729. static int pxa2xx_fir_is_empty(void *opaque)
  1730. {
  1731. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1732. return (s->rx_len < 64);
  1733. }
  1734. static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
  1735. {
  1736. PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
  1737. if (!(s->control[0] & (1 << 4))) /* RXE */
  1738. return;
  1739. while (size --) {
  1740. s->status[1] |= 1 << 4; /* EOF */
  1741. if (s->rx_len >= 64) {
  1742. s->status[1] |= 1 << 6; /* ROR */
  1743. break;
  1744. }
  1745. if (s->control[2] & (1 << 3)) /* RXP */
  1746. s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
  1747. else
  1748. s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
  1749. }
  1750. pxa2xx_fir_update(s);
  1751. }
  1752. static void pxa2xx_fir_event(void *opaque, QEMUChrEvent event)
  1753. {
  1754. }
  1755. static void pxa2xx_fir_instance_init(Object *obj)
  1756. {
  1757. PXA2xxFIrState *s = PXA2XX_FIR(obj);
  1758. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  1759. memory_region_init_io(&s->iomem, obj, &pxa2xx_fir_ops, s,
  1760. "pxa2xx-fir", 0x1000);
  1761. sysbus_init_mmio(sbd, &s->iomem);
  1762. sysbus_init_irq(sbd, &s->irq);
  1763. sysbus_init_irq(sbd, &s->rx_dma);
  1764. sysbus_init_irq(sbd, &s->tx_dma);
  1765. }
  1766. static void pxa2xx_fir_realize(DeviceState *dev, Error **errp)
  1767. {
  1768. PXA2xxFIrState *s = PXA2XX_FIR(dev);
  1769. qemu_chr_fe_set_handlers(&s->chr, pxa2xx_fir_is_empty,
  1770. pxa2xx_fir_rx, pxa2xx_fir_event, NULL, s, NULL,
  1771. true);
  1772. }
  1773. static bool pxa2xx_fir_vmstate_validate(void *opaque, int version_id)
  1774. {
  1775. PXA2xxFIrState *s = opaque;
  1776. return s->rx_start < ARRAY_SIZE(s->rx_fifo);
  1777. }
  1778. static const VMStateDescription pxa2xx_fir_vmsd = {
  1779. .name = "pxa2xx-fir",
  1780. .version_id = 1,
  1781. .minimum_version_id = 1,
  1782. .fields = (const VMStateField[]) {
  1783. VMSTATE_UINT32(enable, PXA2xxFIrState),
  1784. VMSTATE_UINT8_ARRAY(control, PXA2xxFIrState, 3),
  1785. VMSTATE_UINT8_ARRAY(status, PXA2xxFIrState, 2),
  1786. VMSTATE_UINT32(rx_len, PXA2xxFIrState),
  1787. VMSTATE_UINT32(rx_start, PXA2xxFIrState),
  1788. VMSTATE_VALIDATE("fifo is 64 bytes", pxa2xx_fir_vmstate_validate),
  1789. VMSTATE_UINT8_ARRAY(rx_fifo, PXA2xxFIrState, 64),
  1790. VMSTATE_END_OF_LIST()
  1791. }
  1792. };
  1793. static Property pxa2xx_fir_properties[] = {
  1794. DEFINE_PROP_CHR("chardev", PXA2xxFIrState, chr),
  1795. DEFINE_PROP_END_OF_LIST(),
  1796. };
  1797. static void pxa2xx_fir_class_init(ObjectClass *klass, void *data)
  1798. {
  1799. DeviceClass *dc = DEVICE_CLASS(klass);
  1800. dc->realize = pxa2xx_fir_realize;
  1801. dc->vmsd = &pxa2xx_fir_vmsd;
  1802. device_class_set_props(dc, pxa2xx_fir_properties);
  1803. device_class_set_legacy_reset(dc, pxa2xx_fir_reset);
  1804. }
  1805. static const TypeInfo pxa2xx_fir_info = {
  1806. .name = TYPE_PXA2XX_FIR,
  1807. .parent = TYPE_SYS_BUS_DEVICE,
  1808. .instance_size = sizeof(PXA2xxFIrState),
  1809. .class_init = pxa2xx_fir_class_init,
  1810. .instance_init = pxa2xx_fir_instance_init,
  1811. };
  1812. static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
  1813. hwaddr base,
  1814. qemu_irq irq, qemu_irq rx_dma,
  1815. qemu_irq tx_dma,
  1816. Chardev *chr)
  1817. {
  1818. DeviceState *dev;
  1819. SysBusDevice *sbd;
  1820. dev = qdev_new(TYPE_PXA2XX_FIR);
  1821. qdev_prop_set_chr(dev, "chardev", chr);
  1822. sbd = SYS_BUS_DEVICE(dev);
  1823. sysbus_realize_and_unref(sbd, &error_fatal);
  1824. sysbus_mmio_map(sbd, 0, base);
  1825. sysbus_connect_irq(sbd, 0, irq);
  1826. sysbus_connect_irq(sbd, 1, rx_dma);
  1827. sysbus_connect_irq(sbd, 2, tx_dma);
  1828. return PXA2XX_FIR(dev);
  1829. }
  1830. static void pxa2xx_reset(void *opaque, int line, int level)
  1831. {
  1832. PXA2xxState *s = (PXA2xxState *) opaque;
  1833. if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
  1834. cpu_reset(CPU(s->cpu));
  1835. /* TODO: reset peripherals */
  1836. }
  1837. }
  1838. /* Initialise a PXA270 integrated chip (ARM based core). */
  1839. PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type)
  1840. {
  1841. MemoryRegion *address_space = get_system_memory();
  1842. PXA2xxState *s;
  1843. int i;
  1844. DriveInfo *dinfo;
  1845. s = g_new0(PXA2xxState, 1);
  1846. if (strncmp(cpu_type, "pxa27", 5)) {
  1847. error_report("Machine requires a PXA27x processor");
  1848. exit(1);
  1849. }
  1850. s->cpu = ARM_CPU(cpu_create(cpu_type));
  1851. s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
  1852. /* SDRAM & Internal Memory Storage */
  1853. memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size,
  1854. &error_fatal);
  1855. memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
  1856. memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000,
  1857. &error_fatal);
  1858. memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
  1859. &s->internal);
  1860. s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
  1861. s->dma = pxa27x_dma_init(0x40000000,
  1862. qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
  1863. sysbus_create_varargs("pxa27x-timer", 0x40a00000,
  1864. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
  1865. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
  1866. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
  1867. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
  1868. qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
  1869. NULL);
  1870. s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
  1871. s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
  1872. qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
  1873. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
  1874. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
  1875. dinfo = drive_get(IF_SD, 0, 0);
  1876. if (dinfo) {
  1877. DeviceState *carddev;
  1878. /* Create and plug in the sd card */
  1879. carddev = qdev_new(TYPE_SD_CARD);
  1880. qdev_prop_set_drive_err(carddev, "drive",
  1881. blk_by_legacy_dinfo(dinfo), &error_fatal);
  1882. qdev_realize_and_unref(carddev, qdev_get_child_bus(DEVICE(s->mmc),
  1883. "sd-bus"),
  1884. &error_fatal);
  1885. } else if (!qtest_enabled()) {
  1886. warn_report("missing SecureDigital device");
  1887. }
  1888. for (i = 0; pxa270_serial[i].io_base; i++) {
  1889. if (serial_hd(i)) {
  1890. serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
  1891. qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
  1892. 14857000 / 16, serial_hd(i),
  1893. DEVICE_NATIVE_ENDIAN);
  1894. } else {
  1895. break;
  1896. }
  1897. }
  1898. if (serial_hd(i))
  1899. s->fir = pxa2xx_fir_init(address_space, 0x40800000,
  1900. qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
  1901. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
  1902. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
  1903. serial_hd(i));
  1904. s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
  1905. qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
  1906. s->cm_base = 0x41300000;
  1907. s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
  1908. s->clkcfg = 0x00000009; /* Turbo mode active */
  1909. memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
  1910. memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
  1911. vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
  1912. pxa2xx_setup_cp14(s);
  1913. s->mm_base = 0x48000000;
  1914. s->mm_regs[MDMRS >> 2] = 0x00020002;
  1915. s->mm_regs[MDREFR >> 2] = 0x03ca4000;
  1916. s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
  1917. memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
  1918. memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
  1919. vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
  1920. s->pm_base = 0x40f00000;
  1921. memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
  1922. memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
  1923. vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
  1924. for (i = 0; pxa27x_ssp[i].io_base; i ++);
  1925. s->ssp = g_new0(SSIBus *, i);
  1926. for (i = 0; pxa27x_ssp[i].io_base; i ++) {
  1927. DeviceState *dev;
  1928. dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
  1929. qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
  1930. s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
  1931. }
  1932. sysbus_create_simple("sysbus-ohci", 0x4c000000,
  1933. qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
  1934. s->pcmcia[0] = PXA2XX_PCMCIA(sysbus_create_simple(TYPE_PXA2XX_PCMCIA,
  1935. 0x20000000, NULL));
  1936. s->pcmcia[1] = PXA2XX_PCMCIA(sysbus_create_simple(TYPE_PXA2XX_PCMCIA,
  1937. 0x30000000, NULL));
  1938. sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
  1939. qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
  1940. s->i2c[0] = pxa2xx_i2c_init(0x40301600,
  1941. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
  1942. s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
  1943. qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
  1944. s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
  1945. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
  1946. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
  1947. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
  1948. s->kp = pxa27x_keypad_init(address_space, 0x41500000,
  1949. qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
  1950. /* GPIO1 resets the processor */
  1951. /* The handler can be overridden by board-specific code */
  1952. qdev_connect_gpio_out(s->gpio, 1, s->reset);
  1953. return s;
  1954. }
  1955. /* Initialise a PXA255 integrated chip (ARM based core). */
  1956. PXA2xxState *pxa255_init(unsigned int sdram_size)
  1957. {
  1958. MemoryRegion *address_space = get_system_memory();
  1959. PXA2xxState *s;
  1960. int i;
  1961. DriveInfo *dinfo;
  1962. s = g_new0(PXA2xxState, 1);
  1963. s->cpu = ARM_CPU(cpu_create(ARM_CPU_TYPE_NAME("pxa255")));
  1964. s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
  1965. /* SDRAM & Internal Memory Storage */
  1966. memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size,
  1967. &error_fatal);
  1968. memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
  1969. memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
  1970. PXA2XX_INTERNAL_SIZE, &error_fatal);
  1971. memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
  1972. &s->internal);
  1973. s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
  1974. s->dma = pxa255_dma_init(0x40000000,
  1975. qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
  1976. sysbus_create_varargs("pxa25x-timer", 0x40a00000,
  1977. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
  1978. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
  1979. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
  1980. qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
  1981. NULL);
  1982. s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
  1983. s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
  1984. qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
  1985. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
  1986. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
  1987. dinfo = drive_get(IF_SD, 0, 0);
  1988. if (dinfo) {
  1989. DeviceState *carddev;
  1990. /* Create and plug in the sd card */
  1991. carddev = qdev_new(TYPE_SD_CARD);
  1992. qdev_prop_set_drive_err(carddev, "drive",
  1993. blk_by_legacy_dinfo(dinfo), &error_fatal);
  1994. qdev_realize_and_unref(carddev, qdev_get_child_bus(DEVICE(s->mmc),
  1995. "sd-bus"),
  1996. &error_fatal);
  1997. } else if (!qtest_enabled()) {
  1998. warn_report("missing SecureDigital device");
  1999. }
  2000. for (i = 0; pxa255_serial[i].io_base; i++) {
  2001. if (serial_hd(i)) {
  2002. serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
  2003. qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
  2004. 14745600 / 16, serial_hd(i),
  2005. DEVICE_NATIVE_ENDIAN);
  2006. } else {
  2007. break;
  2008. }
  2009. }
  2010. if (serial_hd(i))
  2011. s->fir = pxa2xx_fir_init(address_space, 0x40800000,
  2012. qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
  2013. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
  2014. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
  2015. serial_hd(i));
  2016. s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
  2017. qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
  2018. s->cm_base = 0x41300000;
  2019. s->cm_regs[CCCR >> 2] = 0x00000121; /* from datasheet */
  2020. s->cm_regs[CKEN >> 2] = 0x00017def; /* from datasheet */
  2021. s->clkcfg = 0x00000009; /* Turbo mode active */
  2022. memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
  2023. memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
  2024. vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
  2025. pxa2xx_setup_cp14(s);
  2026. s->mm_base = 0x48000000;
  2027. s->mm_regs[MDMRS >> 2] = 0x00020002;
  2028. s->mm_regs[MDREFR >> 2] = 0x03ca4000;
  2029. s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
  2030. memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
  2031. memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
  2032. vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
  2033. s->pm_base = 0x40f00000;
  2034. memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
  2035. memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
  2036. vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
  2037. for (i = 0; pxa255_ssp[i].io_base; i ++);
  2038. s->ssp = g_new0(SSIBus *, i);
  2039. for (i = 0; pxa255_ssp[i].io_base; i ++) {
  2040. DeviceState *dev;
  2041. dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
  2042. qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
  2043. s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
  2044. }
  2045. s->pcmcia[0] = PXA2XX_PCMCIA(sysbus_create_simple(TYPE_PXA2XX_PCMCIA,
  2046. 0x20000000, NULL));
  2047. s->pcmcia[1] = PXA2XX_PCMCIA(sysbus_create_simple(TYPE_PXA2XX_PCMCIA,
  2048. 0x30000000, NULL));
  2049. sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
  2050. qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
  2051. s->i2c[0] = pxa2xx_i2c_init(0x40301600,
  2052. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
  2053. s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
  2054. qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
  2055. s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
  2056. qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
  2057. qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
  2058. qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
  2059. /* GPIO1 resets the processor */
  2060. /* The handler can be overridden by board-specific code */
  2061. qdev_connect_gpio_out(s->gpio, 1, s->reset);
  2062. return s;
  2063. }
  2064. static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
  2065. {
  2066. DeviceClass *dc = DEVICE_CLASS(klass);
  2067. device_class_set_legacy_reset(dc, pxa2xx_ssp_reset);
  2068. dc->vmsd = &vmstate_pxa2xx_ssp;
  2069. }
  2070. static const TypeInfo pxa2xx_ssp_info = {
  2071. .name = TYPE_PXA2XX_SSP,
  2072. .parent = TYPE_SYS_BUS_DEVICE,
  2073. .instance_size = sizeof(PXA2xxSSPState),
  2074. .instance_init = pxa2xx_ssp_init,
  2075. .class_init = pxa2xx_ssp_class_init,
  2076. };
  2077. static void pxa2xx_register_types(void)
  2078. {
  2079. type_register_static(&pxa2xx_i2c_slave_info);
  2080. type_register_static(&pxa2xx_ssp_info);
  2081. type_register_static(&pxa2xx_i2c_info);
  2082. type_register_static(&pxa2xx_rtc_sysbus_info);
  2083. type_register_static(&pxa2xx_fir_info);
  2084. }
  2085. type_init(pxa2xx_register_types)