stm32f2xx_usart.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * STM32F2XX USART
  3. *
  4. * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/char/stm32f2xx_usart.h"
  26. #include "hw/irq.h"
  27. #include "hw/qdev-properties.h"
  28. #include "hw/qdev-properties-system.h"
  29. #include "qemu/log.h"
  30. #include "qemu/module.h"
  31. #ifndef STM_USART_ERR_DEBUG
  32. #define STM_USART_ERR_DEBUG 0
  33. #endif
  34. #define DB_PRINT_L(lvl, fmt, args...) do { \
  35. if (STM_USART_ERR_DEBUG >= lvl) { \
  36. qemu_log("%s: " fmt, __func__, ## args); \
  37. } \
  38. } while (0)
  39. #define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args)
  40. static int stm32f2xx_usart_can_receive(void *opaque)
  41. {
  42. STM32F2XXUsartState *s = opaque;
  43. if (!(s->usart_sr & USART_SR_RXNE)) {
  44. return 1;
  45. }
  46. return 0;
  47. }
  48. static void stm32f2xx_update_irq(STM32F2XXUsartState *s)
  49. {
  50. uint32_t mask = s->usart_sr & s->usart_cr1;
  51. if (mask & (USART_SR_TXE | USART_SR_TC | USART_SR_RXNE)) {
  52. qemu_set_irq(s->irq, 1);
  53. } else {
  54. qemu_set_irq(s->irq, 0);
  55. }
  56. }
  57. static void stm32f2xx_usart_receive(void *opaque, const uint8_t *buf, int size)
  58. {
  59. STM32F2XXUsartState *s = opaque;
  60. if (!(s->usart_cr1 & USART_CR1_UE && s->usart_cr1 & USART_CR1_RE)) {
  61. /* USART not enabled - drop the chars */
  62. DB_PRINT("Dropping the chars\n");
  63. return;
  64. }
  65. s->usart_dr = *buf;
  66. s->usart_sr |= USART_SR_RXNE;
  67. stm32f2xx_update_irq(s);
  68. DB_PRINT("Receiving: %c\n", s->usart_dr);
  69. }
  70. static void stm32f2xx_usart_reset(DeviceState *dev)
  71. {
  72. STM32F2XXUsartState *s = STM32F2XX_USART(dev);
  73. s->usart_sr = USART_SR_RESET;
  74. s->usart_dr = 0x00000000;
  75. s->usart_brr = 0x00000000;
  76. s->usart_cr1 = 0x00000000;
  77. s->usart_cr2 = 0x00000000;
  78. s->usart_cr3 = 0x00000000;
  79. s->usart_gtpr = 0x00000000;
  80. stm32f2xx_update_irq(s);
  81. }
  82. static uint64_t stm32f2xx_usart_read(void *opaque, hwaddr addr,
  83. unsigned int size)
  84. {
  85. STM32F2XXUsartState *s = opaque;
  86. uint64_t retvalue;
  87. DB_PRINT("Read 0x%"HWADDR_PRIx"\n", addr);
  88. switch (addr) {
  89. case USART_SR:
  90. retvalue = s->usart_sr;
  91. qemu_chr_fe_accept_input(&s->chr);
  92. return retvalue;
  93. case USART_DR:
  94. DB_PRINT("Value: 0x%" PRIx32 ", %c\n", s->usart_dr, (char) s->usart_dr);
  95. retvalue = s->usart_dr & 0x3FF;
  96. s->usart_sr &= ~USART_SR_RXNE;
  97. qemu_chr_fe_accept_input(&s->chr);
  98. stm32f2xx_update_irq(s);
  99. return retvalue;
  100. case USART_BRR:
  101. return s->usart_brr;
  102. case USART_CR1:
  103. return s->usart_cr1;
  104. case USART_CR2:
  105. return s->usart_cr2;
  106. case USART_CR3:
  107. return s->usart_cr3;
  108. case USART_GTPR:
  109. return s->usart_gtpr;
  110. default:
  111. qemu_log_mask(LOG_GUEST_ERROR,
  112. "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr);
  113. return 0;
  114. }
  115. return 0;
  116. }
  117. static void stm32f2xx_usart_write(void *opaque, hwaddr addr,
  118. uint64_t val64, unsigned int size)
  119. {
  120. STM32F2XXUsartState *s = opaque;
  121. uint32_t value = val64;
  122. unsigned char ch;
  123. DB_PRINT("Write 0x%" PRIx32 ", 0x%"HWADDR_PRIx"\n", value, addr);
  124. switch (addr) {
  125. case USART_SR:
  126. if (value <= 0x3FF) {
  127. /* I/O being synchronous, TXE is always set. In addition, it may
  128. only be set by hardware, so keep it set here. */
  129. s->usart_sr = value | USART_SR_TXE;
  130. } else {
  131. s->usart_sr &= value;
  132. }
  133. stm32f2xx_update_irq(s);
  134. return;
  135. case USART_DR:
  136. if (value < 0xF000) {
  137. ch = value;
  138. /* XXX this blocks entire thread. Rewrite to use
  139. * qemu_chr_fe_write and background I/O callbacks */
  140. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  141. /* XXX I/O are currently synchronous, making it impossible for
  142. software to observe transient states where TXE or TC aren't
  143. set. Unlike TXE however, which is read-only, software may
  144. clear TC by writing 0 to the SR register, so set it again
  145. on each write. */
  146. s->usart_sr |= USART_SR_TC;
  147. stm32f2xx_update_irq(s);
  148. }
  149. return;
  150. case USART_BRR:
  151. s->usart_brr = value;
  152. return;
  153. case USART_CR1:
  154. s->usart_cr1 = value;
  155. stm32f2xx_update_irq(s);
  156. return;
  157. case USART_CR2:
  158. s->usart_cr2 = value;
  159. return;
  160. case USART_CR3:
  161. s->usart_cr3 = value;
  162. return;
  163. case USART_GTPR:
  164. s->usart_gtpr = value;
  165. return;
  166. default:
  167. qemu_log_mask(LOG_GUEST_ERROR,
  168. "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr);
  169. }
  170. }
  171. static const MemoryRegionOps stm32f2xx_usart_ops = {
  172. .read = stm32f2xx_usart_read,
  173. .write = stm32f2xx_usart_write,
  174. .endianness = DEVICE_NATIVE_ENDIAN,
  175. };
  176. static const Property stm32f2xx_usart_properties[] = {
  177. DEFINE_PROP_CHR("chardev", STM32F2XXUsartState, chr),
  178. };
  179. static void stm32f2xx_usart_init(Object *obj)
  180. {
  181. STM32F2XXUsartState *s = STM32F2XX_USART(obj);
  182. sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
  183. memory_region_init_io(&s->mmio, obj, &stm32f2xx_usart_ops, s,
  184. TYPE_STM32F2XX_USART, 0x400);
  185. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
  186. }
  187. static void stm32f2xx_usart_realize(DeviceState *dev, Error **errp)
  188. {
  189. STM32F2XXUsartState *s = STM32F2XX_USART(dev);
  190. qemu_chr_fe_set_handlers(&s->chr, stm32f2xx_usart_can_receive,
  191. stm32f2xx_usart_receive, NULL, NULL,
  192. s, NULL, true);
  193. }
  194. static void stm32f2xx_usart_class_init(ObjectClass *klass, void *data)
  195. {
  196. DeviceClass *dc = DEVICE_CLASS(klass);
  197. device_class_set_legacy_reset(dc, stm32f2xx_usart_reset);
  198. device_class_set_props(dc, stm32f2xx_usart_properties);
  199. dc->realize = stm32f2xx_usart_realize;
  200. }
  201. static const TypeInfo stm32f2xx_usart_info = {
  202. .name = TYPE_STM32F2XX_USART,
  203. .parent = TYPE_SYS_BUS_DEVICE,
  204. .instance_size = sizeof(STM32F2XXUsartState),
  205. .instance_init = stm32f2xx_usart_init,
  206. .class_init = stm32f2xx_usart_class_init,
  207. };
  208. static void stm32f2xx_usart_register_types(void)
  209. {
  210. type_register_static(&stm32f2xx_usart_info);
  211. }
  212. type_init(stm32f2xx_usart_register_types)