imx_serial.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * IMX31 UARTS
  3. *
  4. * Copyright (c) 2008 OKL
  5. * Originally Written by Hans Jiang
  6. * Copyright (c) 2011 NICTA Pty Ltd.
  7. * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
  8. *
  9. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  10. * See the COPYING file in the top-level directory.
  11. *
  12. * This is a `bare-bones' implementation of the IMX series serial ports.
  13. * TODO:
  14. * -- implement FIFOs. The real hardware has 32 word transmit
  15. * and receive FIFOs; we currently use a 1-char buffer
  16. * -- implement DMA
  17. * -- implement BAUD-rate and modem lines, for when the backend
  18. * is a real serial device.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/char/imx_serial.h"
  22. #include "hw/irq.h"
  23. #include "hw/qdev-properties.h"
  24. #include "hw/qdev-properties-system.h"
  25. #include "migration/vmstate.h"
  26. #include "qemu/log.h"
  27. #include "qemu/module.h"
  28. #include "qemu/fifo32.h"
  29. #ifndef DEBUG_IMX_UART
  30. #define DEBUG_IMX_UART 0
  31. #endif
  32. #define DPRINTF(fmt, args...) \
  33. do { \
  34. if (DEBUG_IMX_UART) { \
  35. fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_SERIAL, \
  36. __func__, ##args); \
  37. } \
  38. } while (0)
  39. static const VMStateDescription vmstate_imx_serial = {
  40. .name = TYPE_IMX_SERIAL,
  41. .version_id = 3,
  42. .minimum_version_id = 3,
  43. .fields = (const VMStateField[]) {
  44. VMSTATE_FIFO32(rx_fifo, IMXSerialState),
  45. VMSTATE_TIMER(ageing_timer, IMXSerialState),
  46. VMSTATE_UINT32(usr1, IMXSerialState),
  47. VMSTATE_UINT32(usr2, IMXSerialState),
  48. VMSTATE_UINT32(ucr1, IMXSerialState),
  49. VMSTATE_UINT32(uts1, IMXSerialState),
  50. VMSTATE_UINT32(onems, IMXSerialState),
  51. VMSTATE_UINT32(ufcr, IMXSerialState),
  52. VMSTATE_UINT32(ubmr, IMXSerialState),
  53. VMSTATE_UINT32(ubrc, IMXSerialState),
  54. VMSTATE_UINT32(ucr3, IMXSerialState),
  55. VMSTATE_UINT32(ucr4, IMXSerialState),
  56. VMSTATE_END_OF_LIST()
  57. },
  58. };
  59. static void imx_update(IMXSerialState *s)
  60. {
  61. uint32_t usr1;
  62. uint32_t usr2;
  63. uint32_t mask;
  64. /*
  65. * Lucky for us TRDY and RRDY has the same offset in both USR1 and
  66. * UCR1, so we can get away with something as simple as the
  67. * following:
  68. */
  69. usr1 = s->usr1 & s->ucr1 & (USR1_TRDY | USR1_RRDY);
  70. /*
  71. * Interrupt if AGTIM is set (ageing timer interrupt in RxFIFO)
  72. */
  73. usr1 |= (s->ucr2 & UCR2_ATEN) ? (s->usr1 & USR1_AGTIM) : 0;
  74. /*
  75. * Bits that we want in USR2 are not as conveniently laid out,
  76. * unfortunately.
  77. */
  78. mask = (s->ucr1 & UCR1_TXMPTYEN) ? USR2_TXFE : 0;
  79. /*
  80. * TCEN and TXDC are both bit 3
  81. * ORE and OREN are both bit 1
  82. * RDR and DREN are both bit 0
  83. */
  84. mask |= s->ucr4 & (UCR4_WKEN | UCR4_TCEN | UCR4_DREN | UCR4_OREN);
  85. usr2 = s->usr2 & mask;
  86. qemu_set_irq(s->irq, usr1 || usr2);
  87. }
  88. static void imx_serial_rx_fifo_push(IMXSerialState *s, uint32_t value)
  89. {
  90. uint32_t pushed_value = value;
  91. if (fifo32_is_full(&s->rx_fifo)) {
  92. /* Set ORE if FIFO is already full */
  93. s->usr2 |= USR2_ORE;
  94. } else {
  95. if (fifo32_num_used(&s->rx_fifo) == FIFO_SIZE - 1) {
  96. /* Set OVRRUN on 32nd character in FIFO */
  97. pushed_value |= URXD_ERR | URXD_OVRRUN;
  98. }
  99. fifo32_push(&s->rx_fifo, pushed_value);
  100. }
  101. }
  102. static uint32_t imx_serial_rx_fifo_pop(IMXSerialState *s)
  103. {
  104. if (fifo32_is_empty(&s->rx_fifo)) {
  105. return 0;
  106. }
  107. return fifo32_pop(&s->rx_fifo);
  108. }
  109. static void imx_serial_rx_fifo_ageing_timer_int(void *opaque)
  110. {
  111. IMXSerialState *s = (IMXSerialState *) opaque;
  112. s->usr1 |= USR1_AGTIM;
  113. imx_update(s);
  114. }
  115. static void imx_serial_rx_fifo_ageing_timer_restart(void *opaque)
  116. {
  117. /*
  118. * Ageing timer starts ticking when
  119. * RX FIFO is non empty and below trigger level.
  120. * Timer is reset if new character is received or
  121. * a FIFO read occurs.
  122. * Timer triggers an interrupt when duration of
  123. * 8 characters has passed (assuming 115200 baudrate).
  124. */
  125. IMXSerialState *s = (IMXSerialState *) opaque;
  126. if (!(s->usr1 & USR1_RRDY) && !(s->uts1 & UTS1_RXEMPTY)) {
  127. timer_mod_ns(&s->ageing_timer,
  128. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + AGE_DURATION_NS);
  129. } else {
  130. timer_del(&s->ageing_timer);
  131. }
  132. }
  133. static void imx_serial_reset(IMXSerialState *s)
  134. {
  135. s->usr1 = USR1_TRDY | USR1_RXDS;
  136. /*
  137. * Fake attachment of a terminal: assert RTS.
  138. */
  139. s->usr1 |= USR1_RTSS;
  140. s->usr2 = USR2_TXFE | USR2_TXDC | USR2_DCDIN;
  141. s->uts1 = UTS1_RXEMPTY | UTS1_TXEMPTY;
  142. s->ucr1 = 0;
  143. s->ucr2 = UCR2_SRST;
  144. s->ucr3 = 0x700;
  145. s->ubmr = 0;
  146. s->ubrc = 4;
  147. fifo32_reset(&s->rx_fifo);
  148. timer_del(&s->ageing_timer);
  149. }
  150. static void imx_serial_reset_at_boot(DeviceState *dev)
  151. {
  152. IMXSerialState *s = IMX_SERIAL(dev);
  153. imx_serial_reset(s);
  154. /*
  155. * enable the uart on boot, so messages from the linux decompressor
  156. * are visible. On real hardware this is done by the boot rom
  157. * before anything else is loaded.
  158. */
  159. s->ucr1 = UCR1_UARTEN;
  160. s->ucr2 = UCR2_TXEN;
  161. }
  162. static uint64_t imx_serial_read(void *opaque, hwaddr offset,
  163. unsigned size)
  164. {
  165. IMXSerialState *s = (IMXSerialState *)opaque;
  166. uint32_t c, rx_used;
  167. uint8_t rxtl = s->ufcr & TL_MASK;
  168. DPRINTF("read(offset=0x%" HWADDR_PRIx ")\n", offset);
  169. switch (offset >> 2) {
  170. case 0x0: /* URXD */
  171. c = imx_serial_rx_fifo_pop(s);
  172. if (!(s->uts1 & UTS1_RXEMPTY)) {
  173. /* Character is valid */
  174. c |= URXD_CHARRDY;
  175. rx_used = fifo32_num_used(&s->rx_fifo);
  176. /* Clear RRDY if below threshold */
  177. if (rx_used < rxtl) {
  178. s->usr1 &= ~USR1_RRDY;
  179. }
  180. if (rx_used == 0) {
  181. s->usr2 &= ~USR2_RDR;
  182. s->uts1 |= UTS1_RXEMPTY;
  183. }
  184. imx_update(s);
  185. imx_serial_rx_fifo_ageing_timer_restart(s);
  186. qemu_chr_fe_accept_input(&s->chr);
  187. }
  188. return c;
  189. case 0x20: /* UCR1 */
  190. return s->ucr1;
  191. case 0x21: /* UCR2 */
  192. return s->ucr2;
  193. case 0x25: /* USR1 */
  194. return s->usr1;
  195. case 0x26: /* USR2 */
  196. return s->usr2;
  197. case 0x2A: /* BRM Modulator */
  198. return s->ubmr;
  199. case 0x2B: /* Baud Rate Count */
  200. return s->ubrc;
  201. case 0x2d: /* Test register */
  202. return s->uts1;
  203. case 0x24: /* UFCR */
  204. return s->ufcr;
  205. case 0x2c:
  206. return s->onems;
  207. case 0x22: /* UCR3 */
  208. return s->ucr3;
  209. case 0x23: /* UCR4 */
  210. return s->ucr4;
  211. case 0x29: /* BRM Incremental */
  212. return 0x0; /* TODO */
  213. default:
  214. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  215. HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset);
  216. return 0;
  217. }
  218. }
  219. static void imx_serial_write(void *opaque, hwaddr offset,
  220. uint64_t value, unsigned size)
  221. {
  222. IMXSerialState *s = (IMXSerialState *)opaque;
  223. Chardev *chr = qemu_chr_fe_get_driver(&s->chr);
  224. unsigned char ch;
  225. DPRINTF("write(offset=0x%" HWADDR_PRIx ", value = 0x%x) to %s\n",
  226. offset, (unsigned int)value, chr ? chr->label : "NODEV");
  227. switch (offset >> 2) {
  228. case 0x10: /* UTXD */
  229. ch = value;
  230. if (s->ucr2 & UCR2_TXEN) {
  231. /* XXX this blocks entire thread. Rewrite to use
  232. * qemu_chr_fe_write and background I/O callbacks */
  233. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  234. s->usr1 &= ~USR1_TRDY;
  235. s->usr2 &= ~USR2_TXDC;
  236. imx_update(s);
  237. s->usr1 |= USR1_TRDY;
  238. s->usr2 |= USR2_TXDC;
  239. imx_update(s);
  240. }
  241. break;
  242. case 0x20: /* UCR1 */
  243. s->ucr1 = value & 0xffff;
  244. DPRINTF("write(ucr1=%x)\n", (unsigned int)value);
  245. imx_update(s);
  246. break;
  247. case 0x21: /* UCR2 */
  248. /*
  249. * Only a few bits in control register 2 are implemented as yet.
  250. * If it's intended to use a real serial device as a back-end, this
  251. * register will have to be implemented more fully.
  252. */
  253. if (!(value & UCR2_SRST)) {
  254. imx_serial_reset(s);
  255. imx_update(s);
  256. value |= UCR2_SRST;
  257. }
  258. if (value & UCR2_RXEN) {
  259. if (!(s->ucr2 & UCR2_RXEN)) {
  260. qemu_chr_fe_accept_input(&s->chr);
  261. }
  262. }
  263. s->ucr2 = value & 0xffff;
  264. break;
  265. case 0x25: /* USR1 */
  266. value &= USR1_AWAKE | USR1_AIRINT | USR1_DTRD | USR1_AGTIM |
  267. USR1_FRAMERR | USR1_ESCF | USR1_RTSD | USR1_PARTYER;
  268. s->usr1 &= ~value;
  269. break;
  270. case 0x26: /* USR2 */
  271. /*
  272. * Writing 1 to some bits clears them; all other
  273. * values are ignored
  274. */
  275. value &= USR2_ADET | USR2_DTRF | USR2_IDLE | USR2_ACST |
  276. USR2_RIDELT | USR2_IRINT | USR2_WAKE |
  277. USR2_DCDDELT | USR2_RTSF | USR2_BRCD | USR2_ORE;
  278. s->usr2 &= ~value;
  279. break;
  280. /*
  281. * Linux expects to see what it writes to these registers
  282. * We don't currently alter the baud rate
  283. */
  284. case 0x29: /* UBIR */
  285. s->ubrc = value & 0xffff;
  286. break;
  287. case 0x2a: /* UBMR */
  288. s->ubmr = value & 0xffff;
  289. break;
  290. case 0x2c: /* One ms reg */
  291. s->onems = value & 0xffff;
  292. break;
  293. case 0x24: /* FIFO control register */
  294. s->ufcr = value & 0xffff;
  295. break;
  296. case 0x22: /* UCR3 */
  297. s->ucr3 = value & 0xffff;
  298. break;
  299. case 0x23: /* UCR4 */
  300. s->ucr4 = value & 0xffff;
  301. imx_update(s);
  302. break;
  303. case 0x2d: /* UTS1 */
  304. qemu_log_mask(LOG_UNIMP, "[%s]%s: Unimplemented reg 0x%"
  305. HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset);
  306. /* TODO */
  307. break;
  308. default:
  309. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  310. HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset);
  311. }
  312. }
  313. static int imx_can_receive(void *opaque)
  314. {
  315. IMXSerialState *s = (IMXSerialState *)opaque;
  316. return s->ucr2 & UCR2_RXEN && fifo32_num_used(&s->rx_fifo) < FIFO_SIZE;
  317. }
  318. static void imx_put_data(void *opaque, uint32_t value)
  319. {
  320. IMXSerialState *s = (IMXSerialState *)opaque;
  321. uint8_t rxtl = s->ufcr & TL_MASK;
  322. DPRINTF("received char\n");
  323. imx_serial_rx_fifo_push(s, value);
  324. if (fifo32_num_used(&s->rx_fifo) >= rxtl) {
  325. s->usr1 |= USR1_RRDY;
  326. }
  327. imx_serial_rx_fifo_ageing_timer_restart(s);
  328. s->usr2 |= USR2_RDR;
  329. s->uts1 &= ~UTS1_RXEMPTY;
  330. if (value & URXD_BRK) {
  331. s->usr2 |= USR2_BRCD;
  332. }
  333. imx_update(s);
  334. }
  335. static void imx_receive(void *opaque, const uint8_t *buf, int size)
  336. {
  337. IMXSerialState *s = (IMXSerialState *)opaque;
  338. s->usr2 |= USR2_WAKE;
  339. imx_put_data(opaque, *buf);
  340. }
  341. static void imx_event(void *opaque, QEMUChrEvent event)
  342. {
  343. if (event == CHR_EVENT_BREAK) {
  344. imx_put_data(opaque, URXD_BRK | URXD_FRMERR | URXD_ERR);
  345. }
  346. }
  347. static const struct MemoryRegionOps imx_serial_ops = {
  348. .read = imx_serial_read,
  349. .write = imx_serial_write,
  350. .endianness = DEVICE_NATIVE_ENDIAN,
  351. };
  352. static void imx_serial_realize(DeviceState *dev, Error **errp)
  353. {
  354. IMXSerialState *s = IMX_SERIAL(dev);
  355. fifo32_create(&s->rx_fifo, FIFO_SIZE);
  356. timer_init_ns(&s->ageing_timer, QEMU_CLOCK_VIRTUAL,
  357. imx_serial_rx_fifo_ageing_timer_int, s);
  358. DPRINTF("char dev for uart: %p\n", qemu_chr_fe_get_driver(&s->chr));
  359. qemu_chr_fe_set_handlers(&s->chr, imx_can_receive, imx_receive,
  360. imx_event, NULL, s, NULL, true);
  361. }
  362. static void imx_serial_init(Object *obj)
  363. {
  364. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  365. IMXSerialState *s = IMX_SERIAL(obj);
  366. memory_region_init_io(&s->iomem, obj, &imx_serial_ops, s,
  367. TYPE_IMX_SERIAL, 0x1000);
  368. sysbus_init_mmio(sbd, &s->iomem);
  369. sysbus_init_irq(sbd, &s->irq);
  370. }
  371. static const Property imx_serial_properties[] = {
  372. DEFINE_PROP_CHR("chardev", IMXSerialState, chr),
  373. };
  374. static void imx_serial_class_init(ObjectClass *klass, void *data)
  375. {
  376. DeviceClass *dc = DEVICE_CLASS(klass);
  377. dc->realize = imx_serial_realize;
  378. dc->vmsd = &vmstate_imx_serial;
  379. device_class_set_legacy_reset(dc, imx_serial_reset_at_boot);
  380. set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
  381. dc->desc = "i.MX series UART";
  382. device_class_set_props(dc, imx_serial_properties);
  383. }
  384. static const TypeInfo imx_serial_info = {
  385. .name = TYPE_IMX_SERIAL,
  386. .parent = TYPE_SYS_BUS_DEVICE,
  387. .instance_size = sizeof(IMXSerialState),
  388. .instance_init = imx_serial_init,
  389. .class_init = imx_serial_class_init,
  390. };
  391. static void imx_serial_register_types(void)
  392. {
  393. type_register_static(&imx_serial_info);
  394. }
  395. type_init(imx_serial_register_types)