omap2.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695
  1. /*
  2. * TI OMAP processors emulation.
  3. *
  4. * Copyright (C) 2007-2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "qemu-common.h"
  23. #include "cpu.h"
  24. #include "sysemu/block-backend.h"
  25. #include "sysemu/blockdev.h"
  26. #include "hw/boards.h"
  27. #include "hw/hw.h"
  28. #include "hw/arm/arm.h"
  29. #include "hw/arm/omap.h"
  30. #include "sysemu/sysemu.h"
  31. #include "qemu/timer.h"
  32. #include "chardev/char-fe.h"
  33. #include "hw/block/flash.h"
  34. #include "hw/arm/soc_dma.h"
  35. #include "hw/sysbus.h"
  36. #include "audio/audio.h"
  37. /* Enhanced Audio Controller (CODEC only) */
  38. struct omap_eac_s {
  39. qemu_irq irq;
  40. MemoryRegion iomem;
  41. uint16_t sysconfig;
  42. uint8_t config[4];
  43. uint8_t control;
  44. uint8_t address;
  45. uint16_t data;
  46. uint8_t vtol;
  47. uint8_t vtsl;
  48. uint16_t mixer;
  49. uint16_t gain[4];
  50. uint8_t att;
  51. uint16_t max[7];
  52. struct {
  53. qemu_irq txdrq;
  54. qemu_irq rxdrq;
  55. uint32_t (*txrx)(void *opaque, uint32_t, int);
  56. void *opaque;
  57. #define EAC_BUF_LEN 1024
  58. uint32_t rxbuf[EAC_BUF_LEN];
  59. int rxoff;
  60. int rxlen;
  61. int rxavail;
  62. uint32_t txbuf[EAC_BUF_LEN];
  63. int txlen;
  64. int txavail;
  65. int enable;
  66. int rate;
  67. uint16_t config[4];
  68. /* These need to be moved to the actual codec */
  69. QEMUSoundCard card;
  70. SWVoiceIn *in_voice;
  71. SWVoiceOut *out_voice;
  72. int hw_enable;
  73. } codec;
  74. struct {
  75. uint8_t control;
  76. uint16_t config;
  77. } modem, bt;
  78. };
  79. static inline void omap_eac_interrupt_update(struct omap_eac_s *s)
  80. {
  81. qemu_set_irq(s->irq, (s->codec.config[1] >> 14) & 1); /* AURDI */
  82. }
  83. static inline void omap_eac_in_dmarequest_update(struct omap_eac_s *s)
  84. {
  85. qemu_set_irq(s->codec.rxdrq, (s->codec.rxavail || s->codec.rxlen) &&
  86. ((s->codec.config[1] >> 12) & 1)); /* DMAREN */
  87. }
  88. static inline void omap_eac_out_dmarequest_update(struct omap_eac_s *s)
  89. {
  90. qemu_set_irq(s->codec.txdrq, s->codec.txlen < s->codec.txavail &&
  91. ((s->codec.config[1] >> 11) & 1)); /* DMAWEN */
  92. }
  93. static inline void omap_eac_in_refill(struct omap_eac_s *s)
  94. {
  95. int left = MIN(EAC_BUF_LEN - s->codec.rxlen, s->codec.rxavail) << 2;
  96. int start = ((s->codec.rxoff + s->codec.rxlen) & (EAC_BUF_LEN - 1)) << 2;
  97. int leftwrap = MIN(left, (EAC_BUF_LEN << 2) - start);
  98. int recv = 1;
  99. uint8_t *buf = (uint8_t *) s->codec.rxbuf + start;
  100. left -= leftwrap;
  101. start = 0;
  102. while (leftwrap && (recv = AUD_read(s->codec.in_voice, buf + start,
  103. leftwrap)) > 0) { /* Be defensive */
  104. start += recv;
  105. leftwrap -= recv;
  106. }
  107. if (recv <= 0)
  108. s->codec.rxavail = 0;
  109. else
  110. s->codec.rxavail -= start >> 2;
  111. s->codec.rxlen += start >> 2;
  112. if (recv > 0 && left > 0) {
  113. start = 0;
  114. while (left && (recv = AUD_read(s->codec.in_voice,
  115. (uint8_t *) s->codec.rxbuf + start,
  116. left)) > 0) { /* Be defensive */
  117. start += recv;
  118. left -= recv;
  119. }
  120. if (recv <= 0)
  121. s->codec.rxavail = 0;
  122. else
  123. s->codec.rxavail -= start >> 2;
  124. s->codec.rxlen += start >> 2;
  125. }
  126. }
  127. static inline void omap_eac_out_empty(struct omap_eac_s *s)
  128. {
  129. int left = s->codec.txlen << 2;
  130. int start = 0;
  131. int sent = 1;
  132. while (left && (sent = AUD_write(s->codec.out_voice,
  133. (uint8_t *) s->codec.txbuf + start,
  134. left)) > 0) { /* Be defensive */
  135. start += sent;
  136. left -= sent;
  137. }
  138. if (!sent) {
  139. s->codec.txavail = 0;
  140. omap_eac_out_dmarequest_update(s);
  141. }
  142. if (start)
  143. s->codec.txlen = 0;
  144. }
  145. static void omap_eac_in_cb(void *opaque, int avail_b)
  146. {
  147. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  148. s->codec.rxavail = avail_b >> 2;
  149. omap_eac_in_refill(s);
  150. /* TODO: possibly discard current buffer if overrun */
  151. omap_eac_in_dmarequest_update(s);
  152. }
  153. static void omap_eac_out_cb(void *opaque, int free_b)
  154. {
  155. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  156. s->codec.txavail = free_b >> 2;
  157. if (s->codec.txlen)
  158. omap_eac_out_empty(s);
  159. else
  160. omap_eac_out_dmarequest_update(s);
  161. }
  162. static void omap_eac_enable_update(struct omap_eac_s *s)
  163. {
  164. s->codec.enable = !(s->codec.config[1] & 1) && /* EACPWD */
  165. (s->codec.config[1] & 2) && /* AUDEN */
  166. s->codec.hw_enable;
  167. }
  168. static const int omap_eac_fsint[4] = {
  169. 8000,
  170. 11025,
  171. 22050,
  172. 44100,
  173. };
  174. static const int omap_eac_fsint2[8] = {
  175. 8000,
  176. 11025,
  177. 22050,
  178. 44100,
  179. 48000,
  180. 0, 0, 0,
  181. };
  182. static const int omap_eac_fsint3[16] = {
  183. 8000,
  184. 11025,
  185. 16000,
  186. 22050,
  187. 24000,
  188. 32000,
  189. 44100,
  190. 48000,
  191. 0, 0, 0, 0, 0, 0, 0, 0,
  192. };
  193. static void omap_eac_rate_update(struct omap_eac_s *s)
  194. {
  195. int fsint[3];
  196. fsint[2] = (s->codec.config[3] >> 9) & 0xf;
  197. fsint[1] = (s->codec.config[2] >> 0) & 0x7;
  198. fsint[0] = (s->codec.config[0] >> 6) & 0x3;
  199. if (fsint[2] < 0xf)
  200. s->codec.rate = omap_eac_fsint3[fsint[2]];
  201. else if (fsint[1] < 0x7)
  202. s->codec.rate = omap_eac_fsint2[fsint[1]];
  203. else
  204. s->codec.rate = omap_eac_fsint[fsint[0]];
  205. }
  206. static void omap_eac_volume_update(struct omap_eac_s *s)
  207. {
  208. /* TODO */
  209. }
  210. static void omap_eac_format_update(struct omap_eac_s *s)
  211. {
  212. struct audsettings fmt;
  213. /* The hardware buffers at most one sample */
  214. if (s->codec.rxlen)
  215. s->codec.rxlen = 1;
  216. if (s->codec.in_voice) {
  217. AUD_set_active_in(s->codec.in_voice, 0);
  218. AUD_close_in(&s->codec.card, s->codec.in_voice);
  219. s->codec.in_voice = NULL;
  220. }
  221. if (s->codec.out_voice) {
  222. omap_eac_out_empty(s);
  223. AUD_set_active_out(s->codec.out_voice, 0);
  224. AUD_close_out(&s->codec.card, s->codec.out_voice);
  225. s->codec.out_voice = NULL;
  226. s->codec.txavail = 0;
  227. }
  228. /* Discard what couldn't be written */
  229. s->codec.txlen = 0;
  230. omap_eac_enable_update(s);
  231. if (!s->codec.enable)
  232. return;
  233. omap_eac_rate_update(s);
  234. fmt.endianness = ((s->codec.config[0] >> 8) & 1); /* LI_BI */
  235. fmt.nchannels = ((s->codec.config[0] >> 10) & 1) ? 2 : 1; /* MN_ST */
  236. fmt.freq = s->codec.rate;
  237. /* TODO: signedness possibly depends on the CODEC hardware - or
  238. * does I2S specify it? */
  239. /* All register writes are 16 bits so we we store 16-bit samples
  240. * in the buffers regardless of AGCFR[B8_16] value. */
  241. fmt.fmt = AUD_FMT_U16;
  242. s->codec.in_voice = AUD_open_in(&s->codec.card, s->codec.in_voice,
  243. "eac.codec.in", s, omap_eac_in_cb, &fmt);
  244. s->codec.out_voice = AUD_open_out(&s->codec.card, s->codec.out_voice,
  245. "eac.codec.out", s, omap_eac_out_cb, &fmt);
  246. omap_eac_volume_update(s);
  247. AUD_set_active_in(s->codec.in_voice, 1);
  248. AUD_set_active_out(s->codec.out_voice, 1);
  249. }
  250. static void omap_eac_reset(struct omap_eac_s *s)
  251. {
  252. s->sysconfig = 0;
  253. s->config[0] = 0x0c;
  254. s->config[1] = 0x09;
  255. s->config[2] = 0xab;
  256. s->config[3] = 0x03;
  257. s->control = 0x00;
  258. s->address = 0x00;
  259. s->data = 0x0000;
  260. s->vtol = 0x00;
  261. s->vtsl = 0x00;
  262. s->mixer = 0x0000;
  263. s->gain[0] = 0xe7e7;
  264. s->gain[1] = 0x6767;
  265. s->gain[2] = 0x6767;
  266. s->gain[3] = 0x6767;
  267. s->att = 0xce;
  268. s->max[0] = 0;
  269. s->max[1] = 0;
  270. s->max[2] = 0;
  271. s->max[3] = 0;
  272. s->max[4] = 0;
  273. s->max[5] = 0;
  274. s->max[6] = 0;
  275. s->modem.control = 0x00;
  276. s->modem.config = 0x0000;
  277. s->bt.control = 0x00;
  278. s->bt.config = 0x0000;
  279. s->codec.config[0] = 0x0649;
  280. s->codec.config[1] = 0x0000;
  281. s->codec.config[2] = 0x0007;
  282. s->codec.config[3] = 0x1ffc;
  283. s->codec.rxoff = 0;
  284. s->codec.rxlen = 0;
  285. s->codec.txlen = 0;
  286. s->codec.rxavail = 0;
  287. s->codec.txavail = 0;
  288. omap_eac_format_update(s);
  289. omap_eac_interrupt_update(s);
  290. }
  291. static uint64_t omap_eac_read(void *opaque, hwaddr addr,
  292. unsigned size)
  293. {
  294. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  295. uint32_t ret;
  296. if (size != 2) {
  297. return omap_badwidth_read16(opaque, addr);
  298. }
  299. switch (addr) {
  300. case 0x000: /* CPCFR1 */
  301. return s->config[0];
  302. case 0x004: /* CPCFR2 */
  303. return s->config[1];
  304. case 0x008: /* CPCFR3 */
  305. return s->config[2];
  306. case 0x00c: /* CPCFR4 */
  307. return s->config[3];
  308. case 0x010: /* CPTCTL */
  309. return s->control | ((s->codec.rxavail + s->codec.rxlen > 0) << 7) |
  310. ((s->codec.txlen < s->codec.txavail) << 5);
  311. case 0x014: /* CPTTADR */
  312. return s->address;
  313. case 0x018: /* CPTDATL */
  314. return s->data & 0xff;
  315. case 0x01c: /* CPTDATH */
  316. return s->data >> 8;
  317. case 0x020: /* CPTVSLL */
  318. return s->vtol;
  319. case 0x024: /* CPTVSLH */
  320. return s->vtsl | (3 << 5); /* CRDY1 | CRDY2 */
  321. case 0x040: /* MPCTR */
  322. return s->modem.control;
  323. case 0x044: /* MPMCCFR */
  324. return s->modem.config;
  325. case 0x060: /* BPCTR */
  326. return s->bt.control;
  327. case 0x064: /* BPMCCFR */
  328. return s->bt.config;
  329. case 0x080: /* AMSCFR */
  330. return s->mixer;
  331. case 0x084: /* AMVCTR */
  332. return s->gain[0];
  333. case 0x088: /* AM1VCTR */
  334. return s->gain[1];
  335. case 0x08c: /* AM2VCTR */
  336. return s->gain[2];
  337. case 0x090: /* AM3VCTR */
  338. return s->gain[3];
  339. case 0x094: /* ASTCTR */
  340. return s->att;
  341. case 0x098: /* APD1LCR */
  342. return s->max[0];
  343. case 0x09c: /* APD1RCR */
  344. return s->max[1];
  345. case 0x0a0: /* APD2LCR */
  346. return s->max[2];
  347. case 0x0a4: /* APD2RCR */
  348. return s->max[3];
  349. case 0x0a8: /* APD3LCR */
  350. return s->max[4];
  351. case 0x0ac: /* APD3RCR */
  352. return s->max[5];
  353. case 0x0b0: /* APD4R */
  354. return s->max[6];
  355. case 0x0b4: /* ADWR */
  356. /* This should be write-only? Docs list it as read-only. */
  357. return 0x0000;
  358. case 0x0b8: /* ADRDR */
  359. if (likely(s->codec.rxlen > 1)) {
  360. ret = s->codec.rxbuf[s->codec.rxoff ++];
  361. s->codec.rxlen --;
  362. s->codec.rxoff &= EAC_BUF_LEN - 1;
  363. return ret;
  364. } else if (s->codec.rxlen) {
  365. ret = s->codec.rxbuf[s->codec.rxoff ++];
  366. s->codec.rxlen --;
  367. s->codec.rxoff &= EAC_BUF_LEN - 1;
  368. if (s->codec.rxavail)
  369. omap_eac_in_refill(s);
  370. omap_eac_in_dmarequest_update(s);
  371. return ret;
  372. }
  373. return 0x0000;
  374. case 0x0bc: /* AGCFR */
  375. return s->codec.config[0];
  376. case 0x0c0: /* AGCTR */
  377. return s->codec.config[1] | ((s->codec.config[1] & 2) << 14);
  378. case 0x0c4: /* AGCFR2 */
  379. return s->codec.config[2];
  380. case 0x0c8: /* AGCFR3 */
  381. return s->codec.config[3];
  382. case 0x0cc: /* MBPDMACTR */
  383. case 0x0d0: /* MPDDMARR */
  384. case 0x0d8: /* MPUDMARR */
  385. case 0x0e4: /* BPDDMARR */
  386. case 0x0ec: /* BPUDMARR */
  387. return 0x0000;
  388. case 0x100: /* VERSION_NUMBER */
  389. return 0x0010;
  390. case 0x104: /* SYSCONFIG */
  391. return s->sysconfig;
  392. case 0x108: /* SYSSTATUS */
  393. return 1 | 0xe; /* RESETDONE | stuff */
  394. }
  395. OMAP_BAD_REG(addr);
  396. return 0;
  397. }
  398. static void omap_eac_write(void *opaque, hwaddr addr,
  399. uint64_t value, unsigned size)
  400. {
  401. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  402. if (size != 2) {
  403. omap_badwidth_write16(opaque, addr, value);
  404. return;
  405. }
  406. switch (addr) {
  407. case 0x098: /* APD1LCR */
  408. case 0x09c: /* APD1RCR */
  409. case 0x0a0: /* APD2LCR */
  410. case 0x0a4: /* APD2RCR */
  411. case 0x0a8: /* APD3LCR */
  412. case 0x0ac: /* APD3RCR */
  413. case 0x0b0: /* APD4R */
  414. case 0x0b8: /* ADRDR */
  415. case 0x0d0: /* MPDDMARR */
  416. case 0x0d8: /* MPUDMARR */
  417. case 0x0e4: /* BPDDMARR */
  418. case 0x0ec: /* BPUDMARR */
  419. case 0x100: /* VERSION_NUMBER */
  420. case 0x108: /* SYSSTATUS */
  421. OMAP_RO_REG(addr);
  422. return;
  423. case 0x000: /* CPCFR1 */
  424. s->config[0] = value & 0xff;
  425. omap_eac_format_update(s);
  426. break;
  427. case 0x004: /* CPCFR2 */
  428. s->config[1] = value & 0xff;
  429. omap_eac_format_update(s);
  430. break;
  431. case 0x008: /* CPCFR3 */
  432. s->config[2] = value & 0xff;
  433. omap_eac_format_update(s);
  434. break;
  435. case 0x00c: /* CPCFR4 */
  436. s->config[3] = value & 0xff;
  437. omap_eac_format_update(s);
  438. break;
  439. case 0x010: /* CPTCTL */
  440. /* Assuming TXF and TXE bits are read-only... */
  441. s->control = value & 0x5f;
  442. omap_eac_interrupt_update(s);
  443. break;
  444. case 0x014: /* CPTTADR */
  445. s->address = value & 0xff;
  446. break;
  447. case 0x018: /* CPTDATL */
  448. s->data &= 0xff00;
  449. s->data |= value & 0xff;
  450. break;
  451. case 0x01c: /* CPTDATH */
  452. s->data &= 0x00ff;
  453. s->data |= value << 8;
  454. break;
  455. case 0x020: /* CPTVSLL */
  456. s->vtol = value & 0xf8;
  457. break;
  458. case 0x024: /* CPTVSLH */
  459. s->vtsl = value & 0x9f;
  460. break;
  461. case 0x040: /* MPCTR */
  462. s->modem.control = value & 0x8f;
  463. break;
  464. case 0x044: /* MPMCCFR */
  465. s->modem.config = value & 0x7fff;
  466. break;
  467. case 0x060: /* BPCTR */
  468. s->bt.control = value & 0x8f;
  469. break;
  470. case 0x064: /* BPMCCFR */
  471. s->bt.config = value & 0x7fff;
  472. break;
  473. case 0x080: /* AMSCFR */
  474. s->mixer = value & 0x0fff;
  475. break;
  476. case 0x084: /* AMVCTR */
  477. s->gain[0] = value & 0xffff;
  478. break;
  479. case 0x088: /* AM1VCTR */
  480. s->gain[1] = value & 0xff7f;
  481. break;
  482. case 0x08c: /* AM2VCTR */
  483. s->gain[2] = value & 0xff7f;
  484. break;
  485. case 0x090: /* AM3VCTR */
  486. s->gain[3] = value & 0xff7f;
  487. break;
  488. case 0x094: /* ASTCTR */
  489. s->att = value & 0xff;
  490. break;
  491. case 0x0b4: /* ADWR */
  492. s->codec.txbuf[s->codec.txlen ++] = value;
  493. if (unlikely(s->codec.txlen == EAC_BUF_LEN ||
  494. s->codec.txlen == s->codec.txavail)) {
  495. if (s->codec.txavail)
  496. omap_eac_out_empty(s);
  497. /* Discard what couldn't be written */
  498. s->codec.txlen = 0;
  499. }
  500. break;
  501. case 0x0bc: /* AGCFR */
  502. s->codec.config[0] = value & 0x07ff;
  503. omap_eac_format_update(s);
  504. break;
  505. case 0x0c0: /* AGCTR */
  506. s->codec.config[1] = value & 0x780f;
  507. omap_eac_format_update(s);
  508. break;
  509. case 0x0c4: /* AGCFR2 */
  510. s->codec.config[2] = value & 0x003f;
  511. omap_eac_format_update(s);
  512. break;
  513. case 0x0c8: /* AGCFR3 */
  514. s->codec.config[3] = value & 0xffff;
  515. omap_eac_format_update(s);
  516. break;
  517. case 0x0cc: /* MBPDMACTR */
  518. case 0x0d4: /* MPDDMAWR */
  519. case 0x0e0: /* MPUDMAWR */
  520. case 0x0e8: /* BPDDMAWR */
  521. case 0x0f0: /* BPUDMAWR */
  522. break;
  523. case 0x104: /* SYSCONFIG */
  524. if (value & (1 << 1)) /* SOFTRESET */
  525. omap_eac_reset(s);
  526. s->sysconfig = value & 0x31d;
  527. break;
  528. default:
  529. OMAP_BAD_REG(addr);
  530. return;
  531. }
  532. }
  533. static const MemoryRegionOps omap_eac_ops = {
  534. .read = omap_eac_read,
  535. .write = omap_eac_write,
  536. .endianness = DEVICE_NATIVE_ENDIAN,
  537. };
  538. static struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
  539. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk)
  540. {
  541. struct omap_eac_s *s = g_new0(struct omap_eac_s, 1);
  542. s->irq = irq;
  543. s->codec.rxdrq = *drq ++;
  544. s->codec.txdrq = *drq;
  545. omap_eac_reset(s);
  546. AUD_register_card("OMAP EAC", &s->codec.card);
  547. memory_region_init_io(&s->iomem, NULL, &omap_eac_ops, s, "omap.eac",
  548. omap_l4_region_size(ta, 0));
  549. omap_l4_attach(ta, 0, &s->iomem);
  550. return s;
  551. }
  552. /* STI/XTI (emulation interface) console - reverse engineered only */
  553. struct omap_sti_s {
  554. qemu_irq irq;
  555. MemoryRegion iomem;
  556. MemoryRegion iomem_fifo;
  557. CharBackend chr;
  558. uint32_t sysconfig;
  559. uint32_t systest;
  560. uint32_t irqst;
  561. uint32_t irqen;
  562. uint32_t clkcontrol;
  563. uint32_t serial_config;
  564. };
  565. #define STI_TRACE_CONSOLE_CHANNEL 239
  566. #define STI_TRACE_CONTROL_CHANNEL 253
  567. static inline void omap_sti_interrupt_update(struct omap_sti_s *s)
  568. {
  569. qemu_set_irq(s->irq, s->irqst & s->irqen);
  570. }
  571. static void omap_sti_reset(struct omap_sti_s *s)
  572. {
  573. s->sysconfig = 0;
  574. s->irqst = 0;
  575. s->irqen = 0;
  576. s->clkcontrol = 0;
  577. s->serial_config = 0;
  578. omap_sti_interrupt_update(s);
  579. }
  580. static uint64_t omap_sti_read(void *opaque, hwaddr addr,
  581. unsigned size)
  582. {
  583. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  584. if (size != 4) {
  585. return omap_badwidth_read32(opaque, addr);
  586. }
  587. switch (addr) {
  588. case 0x00: /* STI_REVISION */
  589. return 0x10;
  590. case 0x10: /* STI_SYSCONFIG */
  591. return s->sysconfig;
  592. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  593. return 0x00;
  594. case 0x18: /* STI_IRQSTATUS */
  595. return s->irqst;
  596. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  597. return s->irqen;
  598. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  599. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  600. /* TODO */
  601. return 0;
  602. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  603. return s->clkcontrol;
  604. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  605. return s->serial_config;
  606. }
  607. OMAP_BAD_REG(addr);
  608. return 0;
  609. }
  610. static void omap_sti_write(void *opaque, hwaddr addr,
  611. uint64_t value, unsigned size)
  612. {
  613. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  614. if (size != 4) {
  615. omap_badwidth_write32(opaque, addr, value);
  616. return;
  617. }
  618. switch (addr) {
  619. case 0x00: /* STI_REVISION */
  620. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  621. OMAP_RO_REG(addr);
  622. return;
  623. case 0x10: /* STI_SYSCONFIG */
  624. if (value & (1 << 1)) /* SOFTRESET */
  625. omap_sti_reset(s);
  626. s->sysconfig = value & 0xfe;
  627. break;
  628. case 0x18: /* STI_IRQSTATUS */
  629. s->irqst &= ~value;
  630. omap_sti_interrupt_update(s);
  631. break;
  632. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  633. s->irqen = value & 0xffff;
  634. omap_sti_interrupt_update(s);
  635. break;
  636. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  637. s->clkcontrol = value & 0xff;
  638. break;
  639. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  640. s->serial_config = value & 0xff;
  641. break;
  642. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  643. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  644. /* TODO */
  645. return;
  646. default:
  647. OMAP_BAD_REG(addr);
  648. return;
  649. }
  650. }
  651. static const MemoryRegionOps omap_sti_ops = {
  652. .read = omap_sti_read,
  653. .write = omap_sti_write,
  654. .endianness = DEVICE_NATIVE_ENDIAN,
  655. };
  656. static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr,
  657. unsigned size)
  658. {
  659. OMAP_BAD_REG(addr);
  660. return 0;
  661. }
  662. static void omap_sti_fifo_write(void *opaque, hwaddr addr,
  663. uint64_t value, unsigned size)
  664. {
  665. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  666. int ch = addr >> 6;
  667. uint8_t byte = value;
  668. if (size != 1) {
  669. omap_badwidth_write8(opaque, addr, size);
  670. return;
  671. }
  672. if (ch == STI_TRACE_CONTROL_CHANNEL) {
  673. /* Flush channel <i>value</i>. */
  674. /* XXX this blocks entire thread. Rewrite to use
  675. * qemu_chr_fe_write and background I/O callbacks */
  676. qemu_chr_fe_write_all(&s->chr, (const uint8_t *) "\r", 1);
  677. } else if (ch == STI_TRACE_CONSOLE_CHANNEL || 1) {
  678. if (value == 0xc0 || value == 0xc3) {
  679. /* Open channel <i>ch</i>. */
  680. } else if (value == 0x00) {
  681. qemu_chr_fe_write_all(&s->chr, (const uint8_t *) "\n", 1);
  682. } else {
  683. qemu_chr_fe_write_all(&s->chr, &byte, 1);
  684. }
  685. }
  686. }
  687. static const MemoryRegionOps omap_sti_fifo_ops = {
  688. .read = omap_sti_fifo_read,
  689. .write = omap_sti_fifo_write,
  690. .endianness = DEVICE_NATIVE_ENDIAN,
  691. };
  692. static struct omap_sti_s *omap_sti_init(struct omap_target_agent_s *ta,
  693. MemoryRegion *sysmem,
  694. hwaddr channel_base, qemu_irq irq, omap_clk clk,
  695. Chardev *chr)
  696. {
  697. struct omap_sti_s *s = g_new0(struct omap_sti_s, 1);
  698. s->irq = irq;
  699. omap_sti_reset(s);
  700. qemu_chr_fe_init(&s->chr, chr ?: qemu_chr_new("null", "null"),
  701. &error_abort);
  702. memory_region_init_io(&s->iomem, NULL, &omap_sti_ops, s, "omap.sti",
  703. omap_l4_region_size(ta, 0));
  704. omap_l4_attach(ta, 0, &s->iomem);
  705. memory_region_init_io(&s->iomem_fifo, NULL, &omap_sti_fifo_ops, s,
  706. "omap.sti.fifo", 0x10000);
  707. memory_region_add_subregion(sysmem, channel_base, &s->iomem_fifo);
  708. return s;
  709. }
  710. /* L4 Interconnect */
  711. #define L4TA(n) (n)
  712. #define L4TAO(n) ((n) + 39)
  713. static const struct omap_l4_region_s omap_l4_region[125] = {
  714. [ 1] = { 0x40800, 0x800, 32 }, /* Initiator agent */
  715. [ 2] = { 0x41000, 0x1000, 32 }, /* Link agent */
  716. [ 0] = { 0x40000, 0x800, 32 }, /* Address and protection */
  717. [ 3] = { 0x00000, 0x1000, 32 | 16 | 8 }, /* System Control and Pinout */
  718. [ 4] = { 0x01000, 0x1000, 32 | 16 | 8 }, /* L4TAO1 */
  719. [ 5] = { 0x04000, 0x1000, 32 | 16 }, /* 32K Timer */
  720. [ 6] = { 0x05000, 0x1000, 32 | 16 | 8 }, /* L4TAO2 */
  721. [ 7] = { 0x08000, 0x800, 32 }, /* PRCM Region A */
  722. [ 8] = { 0x08800, 0x800, 32 }, /* PRCM Region B */
  723. [ 9] = { 0x09000, 0x1000, 32 | 16 | 8 }, /* L4TAO */
  724. [ 10] = { 0x12000, 0x1000, 32 | 16 | 8 }, /* Test (BCM) */
  725. [ 11] = { 0x13000, 0x1000, 32 | 16 | 8 }, /* L4TA1 */
  726. [ 12] = { 0x14000, 0x1000, 32 }, /* Test/emulation (TAP) */
  727. [ 13] = { 0x15000, 0x1000, 32 | 16 | 8 }, /* L4TA2 */
  728. [ 14] = { 0x18000, 0x1000, 32 | 16 | 8 }, /* GPIO1 */
  729. [ 16] = { 0x1a000, 0x1000, 32 | 16 | 8 }, /* GPIO2 */
  730. [ 18] = { 0x1c000, 0x1000, 32 | 16 | 8 }, /* GPIO3 */
  731. [ 19] = { 0x1e000, 0x1000, 32 | 16 | 8 }, /* GPIO4 */
  732. [ 15] = { 0x19000, 0x1000, 32 | 16 | 8 }, /* Quad GPIO TOP */
  733. [ 17] = { 0x1b000, 0x1000, 32 | 16 | 8 }, /* L4TA3 */
  734. [ 20] = { 0x20000, 0x1000, 32 | 16 | 8 }, /* WD Timer 1 (Secure) */
  735. [ 22] = { 0x22000, 0x1000, 32 | 16 | 8 }, /* WD Timer 2 (OMAP) */
  736. [ 21] = { 0x21000, 0x1000, 32 | 16 | 8 }, /* Dual WD timer TOP */
  737. [ 23] = { 0x23000, 0x1000, 32 | 16 | 8 }, /* L4TA4 */
  738. [ 24] = { 0x28000, 0x1000, 32 | 16 | 8 }, /* GP Timer 1 */
  739. [ 25] = { 0x29000, 0x1000, 32 | 16 | 8 }, /* L4TA7 */
  740. [ 26] = { 0x48000, 0x2000, 32 | 16 | 8 }, /* Emulation (ARM11ETB) */
  741. [ 27] = { 0x4a000, 0x1000, 32 | 16 | 8 }, /* L4TA9 */
  742. [ 28] = { 0x50000, 0x400, 32 | 16 | 8 }, /* Display top */
  743. [ 29] = { 0x50400, 0x400, 32 | 16 | 8 }, /* Display control */
  744. [ 30] = { 0x50800, 0x400, 32 | 16 | 8 }, /* Display RFBI */
  745. [ 31] = { 0x50c00, 0x400, 32 | 16 | 8 }, /* Display encoder */
  746. [ 32] = { 0x51000, 0x1000, 32 | 16 | 8 }, /* L4TA10 */
  747. [ 33] = { 0x52000, 0x400, 32 | 16 | 8 }, /* Camera top */
  748. [ 34] = { 0x52400, 0x400, 32 | 16 | 8 }, /* Camera core */
  749. [ 35] = { 0x52800, 0x400, 32 | 16 | 8 }, /* Camera DMA */
  750. [ 36] = { 0x52c00, 0x400, 32 | 16 | 8 }, /* Camera MMU */
  751. [ 37] = { 0x53000, 0x1000, 32 | 16 | 8 }, /* L4TA11 */
  752. [ 38] = { 0x56000, 0x1000, 32 | 16 | 8 }, /* sDMA */
  753. [ 39] = { 0x57000, 0x1000, 32 | 16 | 8 }, /* L4TA12 */
  754. [ 40] = { 0x58000, 0x1000, 32 | 16 | 8 }, /* SSI top */
  755. [ 41] = { 0x59000, 0x1000, 32 | 16 | 8 }, /* SSI GDD */
  756. [ 42] = { 0x5a000, 0x1000, 32 | 16 | 8 }, /* SSI Port1 */
  757. [ 43] = { 0x5b000, 0x1000, 32 | 16 | 8 }, /* SSI Port2 */
  758. [ 44] = { 0x5c000, 0x1000, 32 | 16 | 8 }, /* L4TA13 */
  759. [ 45] = { 0x5e000, 0x1000, 32 | 16 | 8 }, /* USB OTG */
  760. [ 46] = { 0x5f000, 0x1000, 32 | 16 | 8 }, /* L4TAO4 */
  761. [ 47] = { 0x60000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER1SDRC) */
  762. [ 48] = { 0x61000, 0x1000, 32 | 16 | 8 }, /* L4TA14 */
  763. [ 49] = { 0x62000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER2GPMC) */
  764. [ 50] = { 0x63000, 0x1000, 32 | 16 | 8 }, /* L4TA15 */
  765. [ 51] = { 0x64000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER3OCM) */
  766. [ 52] = { 0x65000, 0x1000, 32 | 16 | 8 }, /* L4TA16 */
  767. [ 53] = { 0x66000, 0x300, 32 | 16 | 8 }, /* Emulation (WIN_TRACER4L4) */
  768. [ 54] = { 0x67000, 0x1000, 32 | 16 | 8 }, /* L4TA17 */
  769. [ 55] = { 0x68000, 0x1000, 32 | 16 | 8 }, /* Emulation (XTI) */
  770. [ 56] = { 0x69000, 0x1000, 32 | 16 | 8 }, /* L4TA18 */
  771. [ 57] = { 0x6a000, 0x1000, 16 | 8 }, /* UART1 */
  772. [ 58] = { 0x6b000, 0x1000, 32 | 16 | 8 }, /* L4TA19 */
  773. [ 59] = { 0x6c000, 0x1000, 16 | 8 }, /* UART2 */
  774. [ 60] = { 0x6d000, 0x1000, 32 | 16 | 8 }, /* L4TA20 */
  775. [ 61] = { 0x6e000, 0x1000, 16 | 8 }, /* UART3 */
  776. [ 62] = { 0x6f000, 0x1000, 32 | 16 | 8 }, /* L4TA21 */
  777. [ 63] = { 0x70000, 0x1000, 16 }, /* I2C1 */
  778. [ 64] = { 0x71000, 0x1000, 32 | 16 | 8 }, /* L4TAO5 */
  779. [ 65] = { 0x72000, 0x1000, 16 }, /* I2C2 */
  780. [ 66] = { 0x73000, 0x1000, 32 | 16 | 8 }, /* L4TAO6 */
  781. [ 67] = { 0x74000, 0x1000, 16 }, /* McBSP1 */
  782. [ 68] = { 0x75000, 0x1000, 32 | 16 | 8 }, /* L4TAO7 */
  783. [ 69] = { 0x76000, 0x1000, 16 }, /* McBSP2 */
  784. [ 70] = { 0x77000, 0x1000, 32 | 16 | 8 }, /* L4TAO8 */
  785. [ 71] = { 0x24000, 0x1000, 32 | 16 | 8 }, /* WD Timer 3 (DSP) */
  786. [ 72] = { 0x25000, 0x1000, 32 | 16 | 8 }, /* L4TA5 */
  787. [ 73] = { 0x26000, 0x1000, 32 | 16 | 8 }, /* WD Timer 4 (IVA) */
  788. [ 74] = { 0x27000, 0x1000, 32 | 16 | 8 }, /* L4TA6 */
  789. [ 75] = { 0x2a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 2 */
  790. [ 76] = { 0x2b000, 0x1000, 32 | 16 | 8 }, /* L4TA8 */
  791. [ 77] = { 0x78000, 0x1000, 32 | 16 | 8 }, /* GP Timer 3 */
  792. [ 78] = { 0x79000, 0x1000, 32 | 16 | 8 }, /* L4TA22 */
  793. [ 79] = { 0x7a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 4 */
  794. [ 80] = { 0x7b000, 0x1000, 32 | 16 | 8 }, /* L4TA23 */
  795. [ 81] = { 0x7c000, 0x1000, 32 | 16 | 8 }, /* GP Timer 5 */
  796. [ 82] = { 0x7d000, 0x1000, 32 | 16 | 8 }, /* L4TA24 */
  797. [ 83] = { 0x7e000, 0x1000, 32 | 16 | 8 }, /* GP Timer 6 */
  798. [ 84] = { 0x7f000, 0x1000, 32 | 16 | 8 }, /* L4TA25 */
  799. [ 85] = { 0x80000, 0x1000, 32 | 16 | 8 }, /* GP Timer 7 */
  800. [ 86] = { 0x81000, 0x1000, 32 | 16 | 8 }, /* L4TA26 */
  801. [ 87] = { 0x82000, 0x1000, 32 | 16 | 8 }, /* GP Timer 8 */
  802. [ 88] = { 0x83000, 0x1000, 32 | 16 | 8 }, /* L4TA27 */
  803. [ 89] = { 0x84000, 0x1000, 32 | 16 | 8 }, /* GP Timer 9 */
  804. [ 90] = { 0x85000, 0x1000, 32 | 16 | 8 }, /* L4TA28 */
  805. [ 91] = { 0x86000, 0x1000, 32 | 16 | 8 }, /* GP Timer 10 */
  806. [ 92] = { 0x87000, 0x1000, 32 | 16 | 8 }, /* L4TA29 */
  807. [ 93] = { 0x88000, 0x1000, 32 | 16 | 8 }, /* GP Timer 11 */
  808. [ 94] = { 0x89000, 0x1000, 32 | 16 | 8 }, /* L4TA30 */
  809. [ 95] = { 0x8a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 12 */
  810. [ 96] = { 0x8b000, 0x1000, 32 | 16 | 8 }, /* L4TA31 */
  811. [ 97] = { 0x90000, 0x1000, 16 }, /* EAC */
  812. [ 98] = { 0x91000, 0x1000, 32 | 16 | 8 }, /* L4TA32 */
  813. [ 99] = { 0x92000, 0x1000, 16 }, /* FAC */
  814. [100] = { 0x93000, 0x1000, 32 | 16 | 8 }, /* L4TA33 */
  815. [101] = { 0x94000, 0x1000, 32 | 16 | 8 }, /* IPC (MAILBOX) */
  816. [102] = { 0x95000, 0x1000, 32 | 16 | 8 }, /* L4TA34 */
  817. [103] = { 0x98000, 0x1000, 32 | 16 | 8 }, /* SPI1 */
  818. [104] = { 0x99000, 0x1000, 32 | 16 | 8 }, /* L4TA35 */
  819. [105] = { 0x9a000, 0x1000, 32 | 16 | 8 }, /* SPI2 */
  820. [106] = { 0x9b000, 0x1000, 32 | 16 | 8 }, /* L4TA36 */
  821. [107] = { 0x9c000, 0x1000, 16 | 8 }, /* MMC SDIO */
  822. [108] = { 0x9d000, 0x1000, 32 | 16 | 8 }, /* L4TAO9 */
  823. [109] = { 0x9e000, 0x1000, 32 | 16 | 8 }, /* MS_PRO */
  824. [110] = { 0x9f000, 0x1000, 32 | 16 | 8 }, /* L4TAO10 */
  825. [111] = { 0xa0000, 0x1000, 32 }, /* RNG */
  826. [112] = { 0xa1000, 0x1000, 32 | 16 | 8 }, /* L4TAO11 */
  827. [113] = { 0xa2000, 0x1000, 32 }, /* DES3DES */
  828. [114] = { 0xa3000, 0x1000, 32 | 16 | 8 }, /* L4TAO12 */
  829. [115] = { 0xa4000, 0x1000, 32 }, /* SHA1MD5 */
  830. [116] = { 0xa5000, 0x1000, 32 | 16 | 8 }, /* L4TAO13 */
  831. [117] = { 0xa6000, 0x1000, 32 }, /* AES */
  832. [118] = { 0xa7000, 0x1000, 32 | 16 | 8 }, /* L4TA37 */
  833. [119] = { 0xa8000, 0x2000, 32 }, /* PKA */
  834. [120] = { 0xaa000, 0x1000, 32 | 16 | 8 }, /* L4TA38 */
  835. [121] = { 0xb0000, 0x1000, 32 }, /* MG */
  836. [122] = { 0xb1000, 0x1000, 32 | 16 | 8 },
  837. [123] = { 0xb2000, 0x1000, 32 }, /* HDQ/1-Wire */
  838. [124] = { 0xb3000, 0x1000, 32 | 16 | 8 }, /* L4TA39 */
  839. };
  840. static const struct omap_l4_agent_info_s omap_l4_agent_info[54] = {
  841. { 0, 0, 3, 2 }, /* L4IA initiatior agent */
  842. { L4TAO(1), 3, 2, 1 }, /* Control and pinout module */
  843. { L4TAO(2), 5, 2, 1 }, /* 32K timer */
  844. { L4TAO(3), 7, 3, 2 }, /* PRCM */
  845. { L4TA(1), 10, 2, 1 }, /* BCM */
  846. { L4TA(2), 12, 2, 1 }, /* Test JTAG */
  847. { L4TA(3), 14, 6, 3 }, /* Quad GPIO */
  848. { L4TA(4), 20, 4, 3 }, /* WD timer 1/2 */
  849. { L4TA(7), 24, 2, 1 }, /* GP timer 1 */
  850. { L4TA(9), 26, 2, 1 }, /* ATM11 ETB */
  851. { L4TA(10), 28, 5, 4 }, /* Display subsystem */
  852. { L4TA(11), 33, 5, 4 }, /* Camera subsystem */
  853. { L4TA(12), 38, 2, 1 }, /* sDMA */
  854. { L4TA(13), 40, 5, 4 }, /* SSI */
  855. { L4TAO(4), 45, 2, 1 }, /* USB */
  856. { L4TA(14), 47, 2, 1 }, /* Win Tracer1 */
  857. { L4TA(15), 49, 2, 1 }, /* Win Tracer2 */
  858. { L4TA(16), 51, 2, 1 }, /* Win Tracer3 */
  859. { L4TA(17), 53, 2, 1 }, /* Win Tracer4 */
  860. { L4TA(18), 55, 2, 1 }, /* XTI */
  861. { L4TA(19), 57, 2, 1 }, /* UART1 */
  862. { L4TA(20), 59, 2, 1 }, /* UART2 */
  863. { L4TA(21), 61, 2, 1 }, /* UART3 */
  864. { L4TAO(5), 63, 2, 1 }, /* I2C1 */
  865. { L4TAO(6), 65, 2, 1 }, /* I2C2 */
  866. { L4TAO(7), 67, 2, 1 }, /* McBSP1 */
  867. { L4TAO(8), 69, 2, 1 }, /* McBSP2 */
  868. { L4TA(5), 71, 2, 1 }, /* WD Timer 3 (DSP) */
  869. { L4TA(6), 73, 2, 1 }, /* WD Timer 4 (IVA) */
  870. { L4TA(8), 75, 2, 1 }, /* GP Timer 2 */
  871. { L4TA(22), 77, 2, 1 }, /* GP Timer 3 */
  872. { L4TA(23), 79, 2, 1 }, /* GP Timer 4 */
  873. { L4TA(24), 81, 2, 1 }, /* GP Timer 5 */
  874. { L4TA(25), 83, 2, 1 }, /* GP Timer 6 */
  875. { L4TA(26), 85, 2, 1 }, /* GP Timer 7 */
  876. { L4TA(27), 87, 2, 1 }, /* GP Timer 8 */
  877. { L4TA(28), 89, 2, 1 }, /* GP Timer 9 */
  878. { L4TA(29), 91, 2, 1 }, /* GP Timer 10 */
  879. { L4TA(30), 93, 2, 1 }, /* GP Timer 11 */
  880. { L4TA(31), 95, 2, 1 }, /* GP Timer 12 */
  881. { L4TA(32), 97, 2, 1 }, /* EAC */
  882. { L4TA(33), 99, 2, 1 }, /* FAC */
  883. { L4TA(34), 101, 2, 1 }, /* IPC */
  884. { L4TA(35), 103, 2, 1 }, /* SPI1 */
  885. { L4TA(36), 105, 2, 1 }, /* SPI2 */
  886. { L4TAO(9), 107, 2, 1 }, /* MMC SDIO */
  887. { L4TAO(10), 109, 2, 1 },
  888. { L4TAO(11), 111, 2, 1 }, /* RNG */
  889. { L4TAO(12), 113, 2, 1 }, /* DES3DES */
  890. { L4TAO(13), 115, 2, 1 }, /* SHA1MD5 */
  891. { L4TA(37), 117, 2, 1 }, /* AES */
  892. { L4TA(38), 119, 2, 1 }, /* PKA */
  893. { -1, 121, 2, 1 },
  894. { L4TA(39), 123, 2, 1 }, /* HDQ/1-Wire */
  895. };
  896. #define omap_l4ta(bus, cs) \
  897. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TA(cs))
  898. #define omap_l4tao(bus, cs) \
  899. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TAO(cs))
  900. /* Power, Reset, and Clock Management */
  901. struct omap_prcm_s {
  902. qemu_irq irq[3];
  903. struct omap_mpu_state_s *mpu;
  904. MemoryRegion iomem0;
  905. MemoryRegion iomem1;
  906. uint32_t irqst[3];
  907. uint32_t irqen[3];
  908. uint32_t sysconfig;
  909. uint32_t voltctrl;
  910. uint32_t scratch[20];
  911. uint32_t clksrc[1];
  912. uint32_t clkout[1];
  913. uint32_t clkemul[1];
  914. uint32_t clkpol[1];
  915. uint32_t clksel[8];
  916. uint32_t clken[12];
  917. uint32_t clkctrl[4];
  918. uint32_t clkidle[7];
  919. uint32_t setuptime[2];
  920. uint32_t wkup[3];
  921. uint32_t wken[3];
  922. uint32_t wkst[3];
  923. uint32_t rst[4];
  924. uint32_t rstctrl[1];
  925. uint32_t power[4];
  926. uint32_t rsttime_wkup;
  927. uint32_t ev;
  928. uint32_t evtime[2];
  929. int dpll_lock, apll_lock[2];
  930. };
  931. static void omap_prcm_int_update(struct omap_prcm_s *s, int dom)
  932. {
  933. qemu_set_irq(s->irq[dom], s->irqst[dom] & s->irqen[dom]);
  934. /* XXX or is the mask applied before PRCM_IRQSTATUS_* ? */
  935. }
  936. static uint64_t omap_prcm_read(void *opaque, hwaddr addr,
  937. unsigned size)
  938. {
  939. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  940. uint32_t ret;
  941. if (size != 4) {
  942. return omap_badwidth_read32(opaque, addr);
  943. }
  944. switch (addr) {
  945. case 0x000: /* PRCM_REVISION */
  946. return 0x10;
  947. case 0x010: /* PRCM_SYSCONFIG */
  948. return s->sysconfig;
  949. case 0x018: /* PRCM_IRQSTATUS_MPU */
  950. return s->irqst[0];
  951. case 0x01c: /* PRCM_IRQENABLE_MPU */
  952. return s->irqen[0];
  953. case 0x050: /* PRCM_VOLTCTRL */
  954. return s->voltctrl;
  955. case 0x054: /* PRCM_VOLTST */
  956. return s->voltctrl & 3;
  957. case 0x060: /* PRCM_CLKSRC_CTRL */
  958. return s->clksrc[0];
  959. case 0x070: /* PRCM_CLKOUT_CTRL */
  960. return s->clkout[0];
  961. case 0x078: /* PRCM_CLKEMUL_CTRL */
  962. return s->clkemul[0];
  963. case 0x080: /* PRCM_CLKCFG_CTRL */
  964. case 0x084: /* PRCM_CLKCFG_STATUS */
  965. return 0;
  966. case 0x090: /* PRCM_VOLTSETUP */
  967. return s->setuptime[0];
  968. case 0x094: /* PRCM_CLKSSETUP */
  969. return s->setuptime[1];
  970. case 0x098: /* PRCM_POLCTRL */
  971. return s->clkpol[0];
  972. case 0x0b0: /* GENERAL_PURPOSE1 */
  973. case 0x0b4: /* GENERAL_PURPOSE2 */
  974. case 0x0b8: /* GENERAL_PURPOSE3 */
  975. case 0x0bc: /* GENERAL_PURPOSE4 */
  976. case 0x0c0: /* GENERAL_PURPOSE5 */
  977. case 0x0c4: /* GENERAL_PURPOSE6 */
  978. case 0x0c8: /* GENERAL_PURPOSE7 */
  979. case 0x0cc: /* GENERAL_PURPOSE8 */
  980. case 0x0d0: /* GENERAL_PURPOSE9 */
  981. case 0x0d4: /* GENERAL_PURPOSE10 */
  982. case 0x0d8: /* GENERAL_PURPOSE11 */
  983. case 0x0dc: /* GENERAL_PURPOSE12 */
  984. case 0x0e0: /* GENERAL_PURPOSE13 */
  985. case 0x0e4: /* GENERAL_PURPOSE14 */
  986. case 0x0e8: /* GENERAL_PURPOSE15 */
  987. case 0x0ec: /* GENERAL_PURPOSE16 */
  988. case 0x0f0: /* GENERAL_PURPOSE17 */
  989. case 0x0f4: /* GENERAL_PURPOSE18 */
  990. case 0x0f8: /* GENERAL_PURPOSE19 */
  991. case 0x0fc: /* GENERAL_PURPOSE20 */
  992. return s->scratch[(addr - 0xb0) >> 2];
  993. case 0x140: /* CM_CLKSEL_MPU */
  994. return s->clksel[0];
  995. case 0x148: /* CM_CLKSTCTRL_MPU */
  996. return s->clkctrl[0];
  997. case 0x158: /* RM_RSTST_MPU */
  998. return s->rst[0];
  999. case 0x1c8: /* PM_WKDEP_MPU */
  1000. return s->wkup[0];
  1001. case 0x1d4: /* PM_EVGENCTRL_MPU */
  1002. return s->ev;
  1003. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  1004. return s->evtime[0];
  1005. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  1006. return s->evtime[1];
  1007. case 0x1e0: /* PM_PWSTCTRL_MPU */
  1008. return s->power[0];
  1009. case 0x1e4: /* PM_PWSTST_MPU */
  1010. return 0;
  1011. case 0x200: /* CM_FCLKEN1_CORE */
  1012. return s->clken[0];
  1013. case 0x204: /* CM_FCLKEN2_CORE */
  1014. return s->clken[1];
  1015. case 0x210: /* CM_ICLKEN1_CORE */
  1016. return s->clken[2];
  1017. case 0x214: /* CM_ICLKEN2_CORE */
  1018. return s->clken[3];
  1019. case 0x21c: /* CM_ICLKEN4_CORE */
  1020. return s->clken[4];
  1021. case 0x220: /* CM_IDLEST1_CORE */
  1022. /* TODO: check the actual iclk status */
  1023. return 0x7ffffff9;
  1024. case 0x224: /* CM_IDLEST2_CORE */
  1025. /* TODO: check the actual iclk status */
  1026. return 0x00000007;
  1027. case 0x22c: /* CM_IDLEST4_CORE */
  1028. /* TODO: check the actual iclk status */
  1029. return 0x0000001f;
  1030. case 0x230: /* CM_AUTOIDLE1_CORE */
  1031. return s->clkidle[0];
  1032. case 0x234: /* CM_AUTOIDLE2_CORE */
  1033. return s->clkidle[1];
  1034. case 0x238: /* CM_AUTOIDLE3_CORE */
  1035. return s->clkidle[2];
  1036. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1037. return s->clkidle[3];
  1038. case 0x240: /* CM_CLKSEL1_CORE */
  1039. return s->clksel[1];
  1040. case 0x244: /* CM_CLKSEL2_CORE */
  1041. return s->clksel[2];
  1042. case 0x248: /* CM_CLKSTCTRL_CORE */
  1043. return s->clkctrl[1];
  1044. case 0x2a0: /* PM_WKEN1_CORE */
  1045. return s->wken[0];
  1046. case 0x2a4: /* PM_WKEN2_CORE */
  1047. return s->wken[1];
  1048. case 0x2b0: /* PM_WKST1_CORE */
  1049. return s->wkst[0];
  1050. case 0x2b4: /* PM_WKST2_CORE */
  1051. return s->wkst[1];
  1052. case 0x2c8: /* PM_WKDEP_CORE */
  1053. return 0x1e;
  1054. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1055. return s->power[1];
  1056. case 0x2e4: /* PM_PWSTST_CORE */
  1057. return 0x000030 | (s->power[1] & 0xfc00);
  1058. case 0x300: /* CM_FCLKEN_GFX */
  1059. return s->clken[5];
  1060. case 0x310: /* CM_ICLKEN_GFX */
  1061. return s->clken[6];
  1062. case 0x320: /* CM_IDLEST_GFX */
  1063. /* TODO: check the actual iclk status */
  1064. return 0x00000001;
  1065. case 0x340: /* CM_CLKSEL_GFX */
  1066. return s->clksel[3];
  1067. case 0x348: /* CM_CLKSTCTRL_GFX */
  1068. return s->clkctrl[2];
  1069. case 0x350: /* RM_RSTCTRL_GFX */
  1070. return s->rstctrl[0];
  1071. case 0x358: /* RM_RSTST_GFX */
  1072. return s->rst[1];
  1073. case 0x3c8: /* PM_WKDEP_GFX */
  1074. return s->wkup[1];
  1075. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1076. return s->power[2];
  1077. case 0x3e4: /* PM_PWSTST_GFX */
  1078. return s->power[2] & 3;
  1079. case 0x400: /* CM_FCLKEN_WKUP */
  1080. return s->clken[7];
  1081. case 0x410: /* CM_ICLKEN_WKUP */
  1082. return s->clken[8];
  1083. case 0x420: /* CM_IDLEST_WKUP */
  1084. /* TODO: check the actual iclk status */
  1085. return 0x0000003f;
  1086. case 0x430: /* CM_AUTOIDLE_WKUP */
  1087. return s->clkidle[4];
  1088. case 0x440: /* CM_CLKSEL_WKUP */
  1089. return s->clksel[4];
  1090. case 0x450: /* RM_RSTCTRL_WKUP */
  1091. return 0;
  1092. case 0x454: /* RM_RSTTIME_WKUP */
  1093. return s->rsttime_wkup;
  1094. case 0x458: /* RM_RSTST_WKUP */
  1095. return s->rst[2];
  1096. case 0x4a0: /* PM_WKEN_WKUP */
  1097. return s->wken[2];
  1098. case 0x4b0: /* PM_WKST_WKUP */
  1099. return s->wkst[2];
  1100. case 0x500: /* CM_CLKEN_PLL */
  1101. return s->clken[9];
  1102. case 0x520: /* CM_IDLEST_CKGEN */
  1103. ret = 0x0000070 | (s->apll_lock[0] << 9) | (s->apll_lock[1] << 8);
  1104. if (!(s->clksel[6] & 3))
  1105. /* Core uses 32-kHz clock */
  1106. ret |= 3 << 0;
  1107. else if (!s->dpll_lock)
  1108. /* DPLL not locked, core uses ref_clk */
  1109. ret |= 1 << 0;
  1110. else
  1111. /* Core uses DPLL */
  1112. ret |= 2 << 0;
  1113. return ret;
  1114. case 0x530: /* CM_AUTOIDLE_PLL */
  1115. return s->clkidle[5];
  1116. case 0x540: /* CM_CLKSEL1_PLL */
  1117. return s->clksel[5];
  1118. case 0x544: /* CM_CLKSEL2_PLL */
  1119. return s->clksel[6];
  1120. case 0x800: /* CM_FCLKEN_DSP */
  1121. return s->clken[10];
  1122. case 0x810: /* CM_ICLKEN_DSP */
  1123. return s->clken[11];
  1124. case 0x820: /* CM_IDLEST_DSP */
  1125. /* TODO: check the actual iclk status */
  1126. return 0x00000103;
  1127. case 0x830: /* CM_AUTOIDLE_DSP */
  1128. return s->clkidle[6];
  1129. case 0x840: /* CM_CLKSEL_DSP */
  1130. return s->clksel[7];
  1131. case 0x848: /* CM_CLKSTCTRL_DSP */
  1132. return s->clkctrl[3];
  1133. case 0x850: /* RM_RSTCTRL_DSP */
  1134. return 0;
  1135. case 0x858: /* RM_RSTST_DSP */
  1136. return s->rst[3];
  1137. case 0x8c8: /* PM_WKDEP_DSP */
  1138. return s->wkup[2];
  1139. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1140. return s->power[3];
  1141. case 0x8e4: /* PM_PWSTST_DSP */
  1142. return 0x008030 | (s->power[3] & 0x3003);
  1143. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1144. return s->irqst[1];
  1145. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1146. return s->irqen[1];
  1147. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1148. return s->irqst[2];
  1149. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1150. return s->irqen[2];
  1151. }
  1152. OMAP_BAD_REG(addr);
  1153. return 0;
  1154. }
  1155. static void omap_prcm_apll_update(struct omap_prcm_s *s)
  1156. {
  1157. int mode[2];
  1158. mode[0] = (s->clken[9] >> 6) & 3;
  1159. s->apll_lock[0] = (mode[0] == 3);
  1160. mode[1] = (s->clken[9] >> 2) & 3;
  1161. s->apll_lock[1] = (mode[1] == 3);
  1162. /* TODO: update clocks */
  1163. if (mode[0] == 1 || mode[0] == 2 || mode[1] == 1 || mode[1] == 2)
  1164. fprintf(stderr, "%s: bad EN_54M_PLL or bad EN_96M_PLL\n",
  1165. __FUNCTION__);
  1166. }
  1167. static void omap_prcm_dpll_update(struct omap_prcm_s *s)
  1168. {
  1169. omap_clk dpll = omap_findclk(s->mpu, "dpll");
  1170. omap_clk dpll_x2 = omap_findclk(s->mpu, "dpll");
  1171. omap_clk core = omap_findclk(s->mpu, "core_clk");
  1172. int mode = (s->clken[9] >> 0) & 3;
  1173. int mult, div;
  1174. mult = (s->clksel[5] >> 12) & 0x3ff;
  1175. div = (s->clksel[5] >> 8) & 0xf;
  1176. if (mult == 0 || mult == 1)
  1177. mode = 1; /* Bypass */
  1178. s->dpll_lock = 0;
  1179. switch (mode) {
  1180. case 0:
  1181. fprintf(stderr, "%s: bad EN_DPLL\n", __FUNCTION__);
  1182. break;
  1183. case 1: /* Low-power bypass mode (Default) */
  1184. case 2: /* Fast-relock bypass mode */
  1185. omap_clk_setrate(dpll, 1, 1);
  1186. omap_clk_setrate(dpll_x2, 1, 1);
  1187. break;
  1188. case 3: /* Lock mode */
  1189. s->dpll_lock = 1; /* After 20 FINT cycles (ref_clk / (div + 1)). */
  1190. omap_clk_setrate(dpll, div + 1, mult);
  1191. omap_clk_setrate(dpll_x2, div + 1, mult * 2);
  1192. break;
  1193. }
  1194. switch ((s->clksel[6] >> 0) & 3) {
  1195. case 0:
  1196. omap_clk_reparent(core, omap_findclk(s->mpu, "clk32-kHz"));
  1197. break;
  1198. case 1:
  1199. omap_clk_reparent(core, dpll);
  1200. break;
  1201. case 2:
  1202. /* Default */
  1203. omap_clk_reparent(core, dpll_x2);
  1204. break;
  1205. case 3:
  1206. fprintf(stderr, "%s: bad CORE_CLK_SRC\n", __FUNCTION__);
  1207. break;
  1208. }
  1209. }
  1210. static void omap_prcm_write(void *opaque, hwaddr addr,
  1211. uint64_t value, unsigned size)
  1212. {
  1213. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  1214. if (size != 4) {
  1215. omap_badwidth_write32(opaque, addr, value);
  1216. return;
  1217. }
  1218. switch (addr) {
  1219. case 0x000: /* PRCM_REVISION */
  1220. case 0x054: /* PRCM_VOLTST */
  1221. case 0x084: /* PRCM_CLKCFG_STATUS */
  1222. case 0x1e4: /* PM_PWSTST_MPU */
  1223. case 0x220: /* CM_IDLEST1_CORE */
  1224. case 0x224: /* CM_IDLEST2_CORE */
  1225. case 0x22c: /* CM_IDLEST4_CORE */
  1226. case 0x2c8: /* PM_WKDEP_CORE */
  1227. case 0x2e4: /* PM_PWSTST_CORE */
  1228. case 0x320: /* CM_IDLEST_GFX */
  1229. case 0x3e4: /* PM_PWSTST_GFX */
  1230. case 0x420: /* CM_IDLEST_WKUP */
  1231. case 0x520: /* CM_IDLEST_CKGEN */
  1232. case 0x820: /* CM_IDLEST_DSP */
  1233. case 0x8e4: /* PM_PWSTST_DSP */
  1234. OMAP_RO_REG(addr);
  1235. return;
  1236. case 0x010: /* PRCM_SYSCONFIG */
  1237. s->sysconfig = value & 1;
  1238. break;
  1239. case 0x018: /* PRCM_IRQSTATUS_MPU */
  1240. s->irqst[0] &= ~value;
  1241. omap_prcm_int_update(s, 0);
  1242. break;
  1243. case 0x01c: /* PRCM_IRQENABLE_MPU */
  1244. s->irqen[0] = value & 0x3f;
  1245. omap_prcm_int_update(s, 0);
  1246. break;
  1247. case 0x050: /* PRCM_VOLTCTRL */
  1248. s->voltctrl = value & 0xf1c3;
  1249. break;
  1250. case 0x060: /* PRCM_CLKSRC_CTRL */
  1251. s->clksrc[0] = value & 0xdb;
  1252. /* TODO update clocks */
  1253. break;
  1254. case 0x070: /* PRCM_CLKOUT_CTRL */
  1255. s->clkout[0] = value & 0xbbbb;
  1256. /* TODO update clocks */
  1257. break;
  1258. case 0x078: /* PRCM_CLKEMUL_CTRL */
  1259. s->clkemul[0] = value & 1;
  1260. /* TODO update clocks */
  1261. break;
  1262. case 0x080: /* PRCM_CLKCFG_CTRL */
  1263. break;
  1264. case 0x090: /* PRCM_VOLTSETUP */
  1265. s->setuptime[0] = value & 0xffff;
  1266. break;
  1267. case 0x094: /* PRCM_CLKSSETUP */
  1268. s->setuptime[1] = value & 0xffff;
  1269. break;
  1270. case 0x098: /* PRCM_POLCTRL */
  1271. s->clkpol[0] = value & 0x701;
  1272. break;
  1273. case 0x0b0: /* GENERAL_PURPOSE1 */
  1274. case 0x0b4: /* GENERAL_PURPOSE2 */
  1275. case 0x0b8: /* GENERAL_PURPOSE3 */
  1276. case 0x0bc: /* GENERAL_PURPOSE4 */
  1277. case 0x0c0: /* GENERAL_PURPOSE5 */
  1278. case 0x0c4: /* GENERAL_PURPOSE6 */
  1279. case 0x0c8: /* GENERAL_PURPOSE7 */
  1280. case 0x0cc: /* GENERAL_PURPOSE8 */
  1281. case 0x0d0: /* GENERAL_PURPOSE9 */
  1282. case 0x0d4: /* GENERAL_PURPOSE10 */
  1283. case 0x0d8: /* GENERAL_PURPOSE11 */
  1284. case 0x0dc: /* GENERAL_PURPOSE12 */
  1285. case 0x0e0: /* GENERAL_PURPOSE13 */
  1286. case 0x0e4: /* GENERAL_PURPOSE14 */
  1287. case 0x0e8: /* GENERAL_PURPOSE15 */
  1288. case 0x0ec: /* GENERAL_PURPOSE16 */
  1289. case 0x0f0: /* GENERAL_PURPOSE17 */
  1290. case 0x0f4: /* GENERAL_PURPOSE18 */
  1291. case 0x0f8: /* GENERAL_PURPOSE19 */
  1292. case 0x0fc: /* GENERAL_PURPOSE20 */
  1293. s->scratch[(addr - 0xb0) >> 2] = value;
  1294. break;
  1295. case 0x140: /* CM_CLKSEL_MPU */
  1296. s->clksel[0] = value & 0x1f;
  1297. /* TODO update clocks */
  1298. break;
  1299. case 0x148: /* CM_CLKSTCTRL_MPU */
  1300. s->clkctrl[0] = value & 0x1f;
  1301. break;
  1302. case 0x158: /* RM_RSTST_MPU */
  1303. s->rst[0] &= ~value;
  1304. break;
  1305. case 0x1c8: /* PM_WKDEP_MPU */
  1306. s->wkup[0] = value & 0x15;
  1307. break;
  1308. case 0x1d4: /* PM_EVGENCTRL_MPU */
  1309. s->ev = value & 0x1f;
  1310. break;
  1311. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  1312. s->evtime[0] = value;
  1313. break;
  1314. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  1315. s->evtime[1] = value;
  1316. break;
  1317. case 0x1e0: /* PM_PWSTCTRL_MPU */
  1318. s->power[0] = value & 0xc0f;
  1319. break;
  1320. case 0x200: /* CM_FCLKEN1_CORE */
  1321. s->clken[0] = value & 0xbfffffff;
  1322. /* TODO update clocks */
  1323. /* The EN_EAC bit only gets/puts func_96m_clk. */
  1324. break;
  1325. case 0x204: /* CM_FCLKEN2_CORE */
  1326. s->clken[1] = value & 0x00000007;
  1327. /* TODO update clocks */
  1328. break;
  1329. case 0x210: /* CM_ICLKEN1_CORE */
  1330. s->clken[2] = value & 0xfffffff9;
  1331. /* TODO update clocks */
  1332. /* The EN_EAC bit only gets/puts core_l4_iclk. */
  1333. break;
  1334. case 0x214: /* CM_ICLKEN2_CORE */
  1335. s->clken[3] = value & 0x00000007;
  1336. /* TODO update clocks */
  1337. break;
  1338. case 0x21c: /* CM_ICLKEN4_CORE */
  1339. s->clken[4] = value & 0x0000001f;
  1340. /* TODO update clocks */
  1341. break;
  1342. case 0x230: /* CM_AUTOIDLE1_CORE */
  1343. s->clkidle[0] = value & 0xfffffff9;
  1344. /* TODO update clocks */
  1345. break;
  1346. case 0x234: /* CM_AUTOIDLE2_CORE */
  1347. s->clkidle[1] = value & 0x00000007;
  1348. /* TODO update clocks */
  1349. break;
  1350. case 0x238: /* CM_AUTOIDLE3_CORE */
  1351. s->clkidle[2] = value & 0x00000007;
  1352. /* TODO update clocks */
  1353. break;
  1354. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1355. s->clkidle[3] = value & 0x0000001f;
  1356. /* TODO update clocks */
  1357. break;
  1358. case 0x240: /* CM_CLKSEL1_CORE */
  1359. s->clksel[1] = value & 0x0fffbf7f;
  1360. /* TODO update clocks */
  1361. break;
  1362. case 0x244: /* CM_CLKSEL2_CORE */
  1363. s->clksel[2] = value & 0x00fffffc;
  1364. /* TODO update clocks */
  1365. break;
  1366. case 0x248: /* CM_CLKSTCTRL_CORE */
  1367. s->clkctrl[1] = value & 0x7;
  1368. break;
  1369. case 0x2a0: /* PM_WKEN1_CORE */
  1370. s->wken[0] = value & 0x04667ff8;
  1371. break;
  1372. case 0x2a4: /* PM_WKEN2_CORE */
  1373. s->wken[1] = value & 0x00000005;
  1374. break;
  1375. case 0x2b0: /* PM_WKST1_CORE */
  1376. s->wkst[0] &= ~value;
  1377. break;
  1378. case 0x2b4: /* PM_WKST2_CORE */
  1379. s->wkst[1] &= ~value;
  1380. break;
  1381. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1382. s->power[1] = (value & 0x00fc3f) | (1 << 2);
  1383. break;
  1384. case 0x300: /* CM_FCLKEN_GFX */
  1385. s->clken[5] = value & 6;
  1386. /* TODO update clocks */
  1387. break;
  1388. case 0x310: /* CM_ICLKEN_GFX */
  1389. s->clken[6] = value & 1;
  1390. /* TODO update clocks */
  1391. break;
  1392. case 0x340: /* CM_CLKSEL_GFX */
  1393. s->clksel[3] = value & 7;
  1394. /* TODO update clocks */
  1395. break;
  1396. case 0x348: /* CM_CLKSTCTRL_GFX */
  1397. s->clkctrl[2] = value & 1;
  1398. break;
  1399. case 0x350: /* RM_RSTCTRL_GFX */
  1400. s->rstctrl[0] = value & 1;
  1401. /* TODO: reset */
  1402. break;
  1403. case 0x358: /* RM_RSTST_GFX */
  1404. s->rst[1] &= ~value;
  1405. break;
  1406. case 0x3c8: /* PM_WKDEP_GFX */
  1407. s->wkup[1] = value & 0x13;
  1408. break;
  1409. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1410. s->power[2] = (value & 0x00c0f) | (3 << 2);
  1411. break;
  1412. case 0x400: /* CM_FCLKEN_WKUP */
  1413. s->clken[7] = value & 0xd;
  1414. /* TODO update clocks */
  1415. break;
  1416. case 0x410: /* CM_ICLKEN_WKUP */
  1417. s->clken[8] = value & 0x3f;
  1418. /* TODO update clocks */
  1419. break;
  1420. case 0x430: /* CM_AUTOIDLE_WKUP */
  1421. s->clkidle[4] = value & 0x0000003f;
  1422. /* TODO update clocks */
  1423. break;
  1424. case 0x440: /* CM_CLKSEL_WKUP */
  1425. s->clksel[4] = value & 3;
  1426. /* TODO update clocks */
  1427. break;
  1428. case 0x450: /* RM_RSTCTRL_WKUP */
  1429. /* TODO: reset */
  1430. if (value & 2)
  1431. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  1432. break;
  1433. case 0x454: /* RM_RSTTIME_WKUP */
  1434. s->rsttime_wkup = value & 0x1fff;
  1435. break;
  1436. case 0x458: /* RM_RSTST_WKUP */
  1437. s->rst[2] &= ~value;
  1438. break;
  1439. case 0x4a0: /* PM_WKEN_WKUP */
  1440. s->wken[2] = value & 0x00000005;
  1441. break;
  1442. case 0x4b0: /* PM_WKST_WKUP */
  1443. s->wkst[2] &= ~value;
  1444. break;
  1445. case 0x500: /* CM_CLKEN_PLL */
  1446. if (value & 0xffffff30)
  1447. fprintf(stderr, "%s: write 0s in CM_CLKEN_PLL for "
  1448. "future compatibility\n", __FUNCTION__);
  1449. if ((s->clken[9] ^ value) & 0xcc) {
  1450. s->clken[9] &= ~0xcc;
  1451. s->clken[9] |= value & 0xcc;
  1452. omap_prcm_apll_update(s);
  1453. }
  1454. if ((s->clken[9] ^ value) & 3) {
  1455. s->clken[9] &= ~3;
  1456. s->clken[9] |= value & 3;
  1457. omap_prcm_dpll_update(s);
  1458. }
  1459. break;
  1460. case 0x530: /* CM_AUTOIDLE_PLL */
  1461. s->clkidle[5] = value & 0x000000cf;
  1462. /* TODO update clocks */
  1463. break;
  1464. case 0x540: /* CM_CLKSEL1_PLL */
  1465. if (value & 0xfc4000d7)
  1466. fprintf(stderr, "%s: write 0s in CM_CLKSEL1_PLL for "
  1467. "future compatibility\n", __FUNCTION__);
  1468. if ((s->clksel[5] ^ value) & 0x003fff00) {
  1469. s->clksel[5] = value & 0x03bfff28;
  1470. omap_prcm_dpll_update(s);
  1471. }
  1472. /* TODO update the other clocks */
  1473. s->clksel[5] = value & 0x03bfff28;
  1474. break;
  1475. case 0x544: /* CM_CLKSEL2_PLL */
  1476. if (value & ~3)
  1477. fprintf(stderr, "%s: write 0s in CM_CLKSEL2_PLL[31:2] for "
  1478. "future compatibility\n", __FUNCTION__);
  1479. if (s->clksel[6] != (value & 3)) {
  1480. s->clksel[6] = value & 3;
  1481. omap_prcm_dpll_update(s);
  1482. }
  1483. break;
  1484. case 0x800: /* CM_FCLKEN_DSP */
  1485. s->clken[10] = value & 0x501;
  1486. /* TODO update clocks */
  1487. break;
  1488. case 0x810: /* CM_ICLKEN_DSP */
  1489. s->clken[11] = value & 0x2;
  1490. /* TODO update clocks */
  1491. break;
  1492. case 0x830: /* CM_AUTOIDLE_DSP */
  1493. s->clkidle[6] = value & 0x2;
  1494. /* TODO update clocks */
  1495. break;
  1496. case 0x840: /* CM_CLKSEL_DSP */
  1497. s->clksel[7] = value & 0x3fff;
  1498. /* TODO update clocks */
  1499. break;
  1500. case 0x848: /* CM_CLKSTCTRL_DSP */
  1501. s->clkctrl[3] = value & 0x101;
  1502. break;
  1503. case 0x850: /* RM_RSTCTRL_DSP */
  1504. /* TODO: reset */
  1505. break;
  1506. case 0x858: /* RM_RSTST_DSP */
  1507. s->rst[3] &= ~value;
  1508. break;
  1509. case 0x8c8: /* PM_WKDEP_DSP */
  1510. s->wkup[2] = value & 0x13;
  1511. break;
  1512. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1513. s->power[3] = (value & 0x03017) | (3 << 2);
  1514. break;
  1515. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1516. s->irqst[1] &= ~value;
  1517. omap_prcm_int_update(s, 1);
  1518. break;
  1519. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1520. s->irqen[1] = value & 0x7;
  1521. omap_prcm_int_update(s, 1);
  1522. break;
  1523. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1524. s->irqst[2] &= ~value;
  1525. omap_prcm_int_update(s, 2);
  1526. break;
  1527. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1528. s->irqen[2] = value & 0x7;
  1529. omap_prcm_int_update(s, 2);
  1530. break;
  1531. default:
  1532. OMAP_BAD_REG(addr);
  1533. return;
  1534. }
  1535. }
  1536. static const MemoryRegionOps omap_prcm_ops = {
  1537. .read = omap_prcm_read,
  1538. .write = omap_prcm_write,
  1539. .endianness = DEVICE_NATIVE_ENDIAN,
  1540. };
  1541. static void omap_prcm_reset(struct omap_prcm_s *s)
  1542. {
  1543. s->sysconfig = 0;
  1544. s->irqst[0] = 0;
  1545. s->irqst[1] = 0;
  1546. s->irqst[2] = 0;
  1547. s->irqen[0] = 0;
  1548. s->irqen[1] = 0;
  1549. s->irqen[2] = 0;
  1550. s->voltctrl = 0x1040;
  1551. s->ev = 0x14;
  1552. s->evtime[0] = 0;
  1553. s->evtime[1] = 0;
  1554. s->clkctrl[0] = 0;
  1555. s->clkctrl[1] = 0;
  1556. s->clkctrl[2] = 0;
  1557. s->clkctrl[3] = 0;
  1558. s->clken[1] = 7;
  1559. s->clken[3] = 7;
  1560. s->clken[4] = 0;
  1561. s->clken[5] = 0;
  1562. s->clken[6] = 0;
  1563. s->clken[7] = 0xc;
  1564. s->clken[8] = 0x3e;
  1565. s->clken[9] = 0x0d;
  1566. s->clken[10] = 0;
  1567. s->clken[11] = 0;
  1568. s->clkidle[0] = 0;
  1569. s->clkidle[2] = 7;
  1570. s->clkidle[3] = 0;
  1571. s->clkidle[4] = 0;
  1572. s->clkidle[5] = 0x0c;
  1573. s->clkidle[6] = 0;
  1574. s->clksel[0] = 0x01;
  1575. s->clksel[1] = 0x02100121;
  1576. s->clksel[2] = 0x00000000;
  1577. s->clksel[3] = 0x01;
  1578. s->clksel[4] = 0;
  1579. s->clksel[7] = 0x0121;
  1580. s->wkup[0] = 0x15;
  1581. s->wkup[1] = 0x13;
  1582. s->wkup[2] = 0x13;
  1583. s->wken[0] = 0x04667ff8;
  1584. s->wken[1] = 0x00000005;
  1585. s->wken[2] = 5;
  1586. s->wkst[0] = 0;
  1587. s->wkst[1] = 0;
  1588. s->wkst[2] = 0;
  1589. s->power[0] = 0x00c;
  1590. s->power[1] = 4;
  1591. s->power[2] = 0x0000c;
  1592. s->power[3] = 0x14;
  1593. s->rstctrl[0] = 1;
  1594. s->rst[3] = 1;
  1595. omap_prcm_apll_update(s);
  1596. omap_prcm_dpll_update(s);
  1597. }
  1598. static void omap_prcm_coldreset(struct omap_prcm_s *s)
  1599. {
  1600. s->setuptime[0] = 0;
  1601. s->setuptime[1] = 0;
  1602. memset(&s->scratch, 0, sizeof(s->scratch));
  1603. s->rst[0] = 0x01;
  1604. s->rst[1] = 0x00;
  1605. s->rst[2] = 0x01;
  1606. s->clken[0] = 0;
  1607. s->clken[2] = 0;
  1608. s->clkidle[1] = 0;
  1609. s->clksel[5] = 0;
  1610. s->clksel[6] = 2;
  1611. s->clksrc[0] = 0x43;
  1612. s->clkout[0] = 0x0303;
  1613. s->clkemul[0] = 0;
  1614. s->clkpol[0] = 0x100;
  1615. s->rsttime_wkup = 0x1002;
  1616. omap_prcm_reset(s);
  1617. }
  1618. static struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
  1619. qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
  1620. struct omap_mpu_state_s *mpu)
  1621. {
  1622. struct omap_prcm_s *s = g_new0(struct omap_prcm_s, 1);
  1623. s->irq[0] = mpu_int;
  1624. s->irq[1] = dsp_int;
  1625. s->irq[2] = iva_int;
  1626. s->mpu = mpu;
  1627. omap_prcm_coldreset(s);
  1628. memory_region_init_io(&s->iomem0, NULL, &omap_prcm_ops, s, "omap.pcrm0",
  1629. omap_l4_region_size(ta, 0));
  1630. memory_region_init_io(&s->iomem1, NULL, &omap_prcm_ops, s, "omap.pcrm1",
  1631. omap_l4_region_size(ta, 1));
  1632. omap_l4_attach(ta, 0, &s->iomem0);
  1633. omap_l4_attach(ta, 1, &s->iomem1);
  1634. return s;
  1635. }
  1636. /* System and Pinout control */
  1637. struct omap_sysctl_s {
  1638. struct omap_mpu_state_s *mpu;
  1639. MemoryRegion iomem;
  1640. uint32_t sysconfig;
  1641. uint32_t devconfig;
  1642. uint32_t psaconfig;
  1643. uint32_t padconf[0x45];
  1644. uint8_t obs;
  1645. uint32_t msuspendmux[5];
  1646. };
  1647. static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr)
  1648. {
  1649. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1650. int pad_offset, byte_offset;
  1651. int value;
  1652. switch (addr) {
  1653. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1654. pad_offset = (addr - 0x30) >> 2;
  1655. byte_offset = (addr - 0x30) & (4 - 1);
  1656. value = s->padconf[pad_offset];
  1657. value = (value >> (byte_offset * 8)) & 0xff;
  1658. return value;
  1659. default:
  1660. break;
  1661. }
  1662. OMAP_BAD_REG(addr);
  1663. return 0;
  1664. }
  1665. static uint32_t omap_sysctl_read(void *opaque, hwaddr addr)
  1666. {
  1667. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1668. switch (addr) {
  1669. case 0x000: /* CONTROL_REVISION */
  1670. return 0x20;
  1671. case 0x010: /* CONTROL_SYSCONFIG */
  1672. return s->sysconfig;
  1673. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1674. return s->padconf[(addr - 0x30) >> 2];
  1675. case 0x270: /* CONTROL_DEBOBS */
  1676. return s->obs;
  1677. case 0x274: /* CONTROL_DEVCONF */
  1678. return s->devconfig;
  1679. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1680. return 0;
  1681. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1682. return s->msuspendmux[0];
  1683. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1684. return s->msuspendmux[1];
  1685. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1686. return s->msuspendmux[2];
  1687. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1688. return s->msuspendmux[3];
  1689. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1690. return s->msuspendmux[4];
  1691. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1692. return 0;
  1693. case 0x2b8: /* CONTROL_PSA_CTRL */
  1694. return s->psaconfig;
  1695. case 0x2bc: /* CONTROL_PSA_CMD */
  1696. case 0x2c0: /* CONTROL_PSA_VALUE */
  1697. return 0;
  1698. case 0x2b0: /* CONTROL_SEC_CTRL */
  1699. return 0x800000f1;
  1700. case 0x2d0: /* CONTROL_SEC_EMU */
  1701. return 0x80000015;
  1702. case 0x2d4: /* CONTROL_SEC_TAP */
  1703. return 0x8000007f;
  1704. case 0x2b4: /* CONTROL_SEC_TEST */
  1705. case 0x2f0: /* CONTROL_SEC_STATUS */
  1706. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1707. /* Secure mode is not present on general-pusrpose device. Outside
  1708. * secure mode these values cannot be read or written. */
  1709. return 0;
  1710. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1711. return 0xff;
  1712. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1713. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1714. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1715. /* No secure mode so no Extended Secure RAM present. */
  1716. return 0;
  1717. case 0x2f8: /* CONTROL_STATUS */
  1718. /* Device Type => General-purpose */
  1719. return 0x0300;
  1720. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1721. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1722. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1723. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1724. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1725. return 0xdecafbad;
  1726. case 0x310: /* CONTROL_RAND_KEY_0 */
  1727. case 0x314: /* CONTROL_RAND_KEY_1 */
  1728. case 0x318: /* CONTROL_RAND_KEY_2 */
  1729. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1730. case 0x320: /* CONTROL_CUST_KEY_0 */
  1731. case 0x324: /* CONTROL_CUST_KEY_1 */
  1732. case 0x330: /* CONTROL_TEST_KEY_0 */
  1733. case 0x334: /* CONTROL_TEST_KEY_1 */
  1734. case 0x338: /* CONTROL_TEST_KEY_2 */
  1735. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1736. case 0x340: /* CONTROL_TEST_KEY_4 */
  1737. case 0x344: /* CONTROL_TEST_KEY_5 */
  1738. case 0x348: /* CONTROL_TEST_KEY_6 */
  1739. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1740. case 0x350: /* CONTROL_TEST_KEY_8 */
  1741. case 0x354: /* CONTROL_TEST_KEY_9 */
  1742. /* Can only be accessed in secure mode and when C_FieldAccEnable
  1743. * bit is set in CONTROL_SEC_CTRL.
  1744. * TODO: otherwise an interconnect access error is generated. */
  1745. return 0;
  1746. }
  1747. OMAP_BAD_REG(addr);
  1748. return 0;
  1749. }
  1750. static void omap_sysctl_write8(void *opaque, hwaddr addr,
  1751. uint32_t value)
  1752. {
  1753. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1754. int pad_offset, byte_offset;
  1755. int prev_value;
  1756. switch (addr) {
  1757. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1758. pad_offset = (addr - 0x30) >> 2;
  1759. byte_offset = (addr - 0x30) & (4 - 1);
  1760. prev_value = s->padconf[pad_offset];
  1761. prev_value &= ~(0xff << (byte_offset * 8));
  1762. prev_value |= ((value & 0x1f1f1f1f) << (byte_offset * 8)) & 0x1f1f1f1f;
  1763. s->padconf[pad_offset] = prev_value;
  1764. break;
  1765. default:
  1766. OMAP_BAD_REG(addr);
  1767. break;
  1768. }
  1769. }
  1770. static void omap_sysctl_write(void *opaque, hwaddr addr,
  1771. uint32_t value)
  1772. {
  1773. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1774. switch (addr) {
  1775. case 0x000: /* CONTROL_REVISION */
  1776. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1777. case 0x2c0: /* CONTROL_PSA_VALUE */
  1778. case 0x2f8: /* CONTROL_STATUS */
  1779. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1780. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1781. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1782. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1783. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1784. case 0x310: /* CONTROL_RAND_KEY_0 */
  1785. case 0x314: /* CONTROL_RAND_KEY_1 */
  1786. case 0x318: /* CONTROL_RAND_KEY_2 */
  1787. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1788. case 0x320: /* CONTROL_CUST_KEY_0 */
  1789. case 0x324: /* CONTROL_CUST_KEY_1 */
  1790. case 0x330: /* CONTROL_TEST_KEY_0 */
  1791. case 0x334: /* CONTROL_TEST_KEY_1 */
  1792. case 0x338: /* CONTROL_TEST_KEY_2 */
  1793. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1794. case 0x340: /* CONTROL_TEST_KEY_4 */
  1795. case 0x344: /* CONTROL_TEST_KEY_5 */
  1796. case 0x348: /* CONTROL_TEST_KEY_6 */
  1797. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1798. case 0x350: /* CONTROL_TEST_KEY_8 */
  1799. case 0x354: /* CONTROL_TEST_KEY_9 */
  1800. OMAP_RO_REG(addr);
  1801. return;
  1802. case 0x010: /* CONTROL_SYSCONFIG */
  1803. s->sysconfig = value & 0x1e;
  1804. break;
  1805. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1806. /* XXX: should check constant bits */
  1807. s->padconf[(addr - 0x30) >> 2] = value & 0x1f1f1f1f;
  1808. break;
  1809. case 0x270: /* CONTROL_DEBOBS */
  1810. s->obs = value & 0xff;
  1811. break;
  1812. case 0x274: /* CONTROL_DEVCONF */
  1813. s->devconfig = value & 0xffffc7ff;
  1814. break;
  1815. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1816. break;
  1817. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1818. s->msuspendmux[0] = value & 0x3fffffff;
  1819. break;
  1820. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1821. s->msuspendmux[1] = value & 0x3fffffff;
  1822. break;
  1823. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1824. s->msuspendmux[2] = value & 0x3fffffff;
  1825. break;
  1826. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1827. s->msuspendmux[3] = value & 0x3fffffff;
  1828. break;
  1829. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1830. s->msuspendmux[4] = value & 0x3fffffff;
  1831. break;
  1832. case 0x2b8: /* CONTROL_PSA_CTRL */
  1833. s->psaconfig = value & 0x1c;
  1834. s->psaconfig |= (value & 0x20) ? 2 : 1;
  1835. break;
  1836. case 0x2bc: /* CONTROL_PSA_CMD */
  1837. break;
  1838. case 0x2b0: /* CONTROL_SEC_CTRL */
  1839. case 0x2b4: /* CONTROL_SEC_TEST */
  1840. case 0x2d0: /* CONTROL_SEC_EMU */
  1841. case 0x2d4: /* CONTROL_SEC_TAP */
  1842. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1843. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1844. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1845. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1846. case 0x2f0: /* CONTROL_SEC_STATUS */
  1847. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1848. break;
  1849. default:
  1850. OMAP_BAD_REG(addr);
  1851. return;
  1852. }
  1853. }
  1854. static const MemoryRegionOps omap_sysctl_ops = {
  1855. .old_mmio = {
  1856. .read = {
  1857. omap_sysctl_read8,
  1858. omap_badwidth_read32, /* TODO */
  1859. omap_sysctl_read,
  1860. },
  1861. .write = {
  1862. omap_sysctl_write8,
  1863. omap_badwidth_write32, /* TODO */
  1864. omap_sysctl_write,
  1865. },
  1866. },
  1867. .endianness = DEVICE_NATIVE_ENDIAN,
  1868. };
  1869. static void omap_sysctl_reset(struct omap_sysctl_s *s)
  1870. {
  1871. /* (power-on reset) */
  1872. s->sysconfig = 0;
  1873. s->obs = 0;
  1874. s->devconfig = 0x0c000000;
  1875. s->msuspendmux[0] = 0x00000000;
  1876. s->msuspendmux[1] = 0x00000000;
  1877. s->msuspendmux[2] = 0x00000000;
  1878. s->msuspendmux[3] = 0x00000000;
  1879. s->msuspendmux[4] = 0x00000000;
  1880. s->psaconfig = 1;
  1881. s->padconf[0x00] = 0x000f0f0f;
  1882. s->padconf[0x01] = 0x00000000;
  1883. s->padconf[0x02] = 0x00000000;
  1884. s->padconf[0x03] = 0x00000000;
  1885. s->padconf[0x04] = 0x00000000;
  1886. s->padconf[0x05] = 0x00000000;
  1887. s->padconf[0x06] = 0x00000000;
  1888. s->padconf[0x07] = 0x00000000;
  1889. s->padconf[0x08] = 0x08080800;
  1890. s->padconf[0x09] = 0x08080808;
  1891. s->padconf[0x0a] = 0x08080808;
  1892. s->padconf[0x0b] = 0x08080808;
  1893. s->padconf[0x0c] = 0x08080808;
  1894. s->padconf[0x0d] = 0x08080800;
  1895. s->padconf[0x0e] = 0x08080808;
  1896. s->padconf[0x0f] = 0x08080808;
  1897. s->padconf[0x10] = 0x18181808; /* | 0x07070700 if SBoot3 */
  1898. s->padconf[0x11] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1899. s->padconf[0x12] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1900. s->padconf[0x13] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1901. s->padconf[0x14] = 0x18181818; /* | 0x00070707 if SBoot3 */
  1902. s->padconf[0x15] = 0x18181818;
  1903. s->padconf[0x16] = 0x18181818; /* | 0x07000000 if SBoot3 */
  1904. s->padconf[0x17] = 0x1f001f00;
  1905. s->padconf[0x18] = 0x1f1f1f1f;
  1906. s->padconf[0x19] = 0x00000000;
  1907. s->padconf[0x1a] = 0x1f180000;
  1908. s->padconf[0x1b] = 0x00001f1f;
  1909. s->padconf[0x1c] = 0x1f001f00;
  1910. s->padconf[0x1d] = 0x00000000;
  1911. s->padconf[0x1e] = 0x00000000;
  1912. s->padconf[0x1f] = 0x08000000;
  1913. s->padconf[0x20] = 0x08080808;
  1914. s->padconf[0x21] = 0x08080808;
  1915. s->padconf[0x22] = 0x0f080808;
  1916. s->padconf[0x23] = 0x0f0f0f0f;
  1917. s->padconf[0x24] = 0x000f0f0f;
  1918. s->padconf[0x25] = 0x1f1f1f0f;
  1919. s->padconf[0x26] = 0x080f0f1f;
  1920. s->padconf[0x27] = 0x070f1808;
  1921. s->padconf[0x28] = 0x0f070707;
  1922. s->padconf[0x29] = 0x000f0f1f;
  1923. s->padconf[0x2a] = 0x0f0f0f1f;
  1924. s->padconf[0x2b] = 0x08000000;
  1925. s->padconf[0x2c] = 0x0000001f;
  1926. s->padconf[0x2d] = 0x0f0f1f00;
  1927. s->padconf[0x2e] = 0x1f1f0f0f;
  1928. s->padconf[0x2f] = 0x0f1f1f1f;
  1929. s->padconf[0x30] = 0x0f0f0f0f;
  1930. s->padconf[0x31] = 0x0f1f0f1f;
  1931. s->padconf[0x32] = 0x0f0f0f0f;
  1932. s->padconf[0x33] = 0x0f1f0f1f;
  1933. s->padconf[0x34] = 0x1f1f0f0f;
  1934. s->padconf[0x35] = 0x0f0f1f1f;
  1935. s->padconf[0x36] = 0x0f0f1f0f;
  1936. s->padconf[0x37] = 0x0f0f0f0f;
  1937. s->padconf[0x38] = 0x1f18180f;
  1938. s->padconf[0x39] = 0x1f1f1f1f;
  1939. s->padconf[0x3a] = 0x00001f1f;
  1940. s->padconf[0x3b] = 0x00000000;
  1941. s->padconf[0x3c] = 0x00000000;
  1942. s->padconf[0x3d] = 0x0f0f0f0f;
  1943. s->padconf[0x3e] = 0x18000f0f;
  1944. s->padconf[0x3f] = 0x00070000;
  1945. s->padconf[0x40] = 0x00000707;
  1946. s->padconf[0x41] = 0x0f1f0700;
  1947. s->padconf[0x42] = 0x1f1f070f;
  1948. s->padconf[0x43] = 0x0008081f;
  1949. s->padconf[0x44] = 0x00000800;
  1950. }
  1951. static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
  1952. omap_clk iclk, struct omap_mpu_state_s *mpu)
  1953. {
  1954. struct omap_sysctl_s *s = g_new0(struct omap_sysctl_s, 1);
  1955. s->mpu = mpu;
  1956. omap_sysctl_reset(s);
  1957. memory_region_init_io(&s->iomem, NULL, &omap_sysctl_ops, s, "omap.sysctl",
  1958. omap_l4_region_size(ta, 0));
  1959. omap_l4_attach(ta, 0, &s->iomem);
  1960. return s;
  1961. }
  1962. /* General chip reset */
  1963. static void omap2_mpu_reset(void *opaque)
  1964. {
  1965. struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
  1966. omap_dma_reset(mpu->dma);
  1967. omap_prcm_reset(mpu->prcm);
  1968. omap_sysctl_reset(mpu->sysc);
  1969. omap_gp_timer_reset(mpu->gptimer[0]);
  1970. omap_gp_timer_reset(mpu->gptimer[1]);
  1971. omap_gp_timer_reset(mpu->gptimer[2]);
  1972. omap_gp_timer_reset(mpu->gptimer[3]);
  1973. omap_gp_timer_reset(mpu->gptimer[4]);
  1974. omap_gp_timer_reset(mpu->gptimer[5]);
  1975. omap_gp_timer_reset(mpu->gptimer[6]);
  1976. omap_gp_timer_reset(mpu->gptimer[7]);
  1977. omap_gp_timer_reset(mpu->gptimer[8]);
  1978. omap_gp_timer_reset(mpu->gptimer[9]);
  1979. omap_gp_timer_reset(mpu->gptimer[10]);
  1980. omap_gp_timer_reset(mpu->gptimer[11]);
  1981. omap_synctimer_reset(mpu->synctimer);
  1982. omap_sdrc_reset(mpu->sdrc);
  1983. omap_gpmc_reset(mpu->gpmc);
  1984. omap_dss_reset(mpu->dss);
  1985. omap_uart_reset(mpu->uart[0]);
  1986. omap_uart_reset(mpu->uart[1]);
  1987. omap_uart_reset(mpu->uart[2]);
  1988. omap_mmc_reset(mpu->mmc);
  1989. omap_mcspi_reset(mpu->mcspi[0]);
  1990. omap_mcspi_reset(mpu->mcspi[1]);
  1991. cpu_reset(CPU(mpu->cpu));
  1992. }
  1993. static int omap2_validate_addr(struct omap_mpu_state_s *s,
  1994. hwaddr addr)
  1995. {
  1996. return 1;
  1997. }
  1998. static const struct dma_irq_map omap2_dma_irq_map[] = {
  1999. { 0, OMAP_INT_24XX_SDMA_IRQ0 },
  2000. { 0, OMAP_INT_24XX_SDMA_IRQ1 },
  2001. { 0, OMAP_INT_24XX_SDMA_IRQ2 },
  2002. { 0, OMAP_INT_24XX_SDMA_IRQ3 },
  2003. };
  2004. struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
  2005. unsigned long sdram_size,
  2006. const char *core)
  2007. {
  2008. struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
  2009. qemu_irq dma_irqs[4];
  2010. DriveInfo *dinfo;
  2011. int i;
  2012. SysBusDevice *busdev;
  2013. struct omap_target_agent_s *ta;
  2014. /* Core */
  2015. s->mpu_model = omap2420;
  2016. s->cpu = cpu_arm_init(core ?: "arm1136-r2");
  2017. if (s->cpu == NULL) {
  2018. fprintf(stderr, "Unable to find CPU definition\n");
  2019. exit(1);
  2020. }
  2021. s->sdram_size = sdram_size;
  2022. s->sram_size = OMAP242X_SRAM_SIZE;
  2023. s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
  2024. /* Clocks */
  2025. omap_clk_init(s);
  2026. /* Memory-mapped stuff */
  2027. memory_region_allocate_system_memory(&s->sdram, NULL, "omap2.dram",
  2028. s->sdram_size);
  2029. memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram);
  2030. memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size,
  2031. &error_fatal);
  2032. vmstate_register_ram_global(&s->sram);
  2033. memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram);
  2034. s->l4 = omap_l4_init(sysmem, OMAP2_L4_BASE, 54);
  2035. /* Actually mapped at any 2K boundary in the ARM11 private-peripheral if */
  2036. s->ih[0] = qdev_create(NULL, "omap2-intc");
  2037. qdev_prop_set_uint8(s->ih[0], "revision", 0x21);
  2038. qdev_prop_set_ptr(s->ih[0], "fclk", omap_findclk(s, "mpu_intc_fclk"));
  2039. qdev_prop_set_ptr(s->ih[0], "iclk", omap_findclk(s, "mpu_intc_iclk"));
  2040. qdev_init_nofail(s->ih[0]);
  2041. busdev = SYS_BUS_DEVICE(s->ih[0]);
  2042. sysbus_connect_irq(busdev, 0,
  2043. qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ));
  2044. sysbus_connect_irq(busdev, 1,
  2045. qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ));
  2046. sysbus_mmio_map(busdev, 0, 0x480fe000);
  2047. s->prcm = omap_prcm_init(omap_l4tao(s->l4, 3),
  2048. qdev_get_gpio_in(s->ih[0],
  2049. OMAP_INT_24XX_PRCM_MPU_IRQ),
  2050. NULL, NULL, s);
  2051. s->sysc = omap_sysctl_init(omap_l4tao(s->l4, 1),
  2052. omap_findclk(s, "omapctrl_iclk"), s);
  2053. for (i = 0; i < 4; i++) {
  2054. dma_irqs[i] = qdev_get_gpio_in(s->ih[omap2_dma_irq_map[i].ih],
  2055. omap2_dma_irq_map[i].intr);
  2056. }
  2057. s->dma = omap_dma4_init(0x48056000, dma_irqs, sysmem, s, 256, 32,
  2058. omap_findclk(s, "sdma_iclk"),
  2059. omap_findclk(s, "sdma_fclk"));
  2060. s->port->addr_valid = omap2_validate_addr;
  2061. /* Register SDRAM and SRAM ports for fast DMA transfers. */
  2062. soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram),
  2063. OMAP2_Q2_BASE, s->sdram_size);
  2064. soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram),
  2065. OMAP2_SRAM_BASE, s->sram_size);
  2066. s->uart[0] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 19),
  2067. qdev_get_gpio_in(s->ih[0],
  2068. OMAP_INT_24XX_UART1_IRQ),
  2069. omap_findclk(s, "uart1_fclk"),
  2070. omap_findclk(s, "uart1_iclk"),
  2071. s->drq[OMAP24XX_DMA_UART1_TX],
  2072. s->drq[OMAP24XX_DMA_UART1_RX],
  2073. "uart1",
  2074. serial_hds[0]);
  2075. s->uart[1] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 20),
  2076. qdev_get_gpio_in(s->ih[0],
  2077. OMAP_INT_24XX_UART2_IRQ),
  2078. omap_findclk(s, "uart2_fclk"),
  2079. omap_findclk(s, "uart2_iclk"),
  2080. s->drq[OMAP24XX_DMA_UART2_TX],
  2081. s->drq[OMAP24XX_DMA_UART2_RX],
  2082. "uart2",
  2083. serial_hds[0] ? serial_hds[1] : NULL);
  2084. s->uart[2] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 21),
  2085. qdev_get_gpio_in(s->ih[0],
  2086. OMAP_INT_24XX_UART3_IRQ),
  2087. omap_findclk(s, "uart3_fclk"),
  2088. omap_findclk(s, "uart3_iclk"),
  2089. s->drq[OMAP24XX_DMA_UART3_TX],
  2090. s->drq[OMAP24XX_DMA_UART3_RX],
  2091. "uart3",
  2092. serial_hds[0] && serial_hds[1] ? serial_hds[2] : NULL);
  2093. s->gptimer[0] = omap_gp_timer_init(omap_l4ta(s->l4, 7),
  2094. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER1),
  2095. omap_findclk(s, "wu_gpt1_clk"),
  2096. omap_findclk(s, "wu_l4_iclk"));
  2097. s->gptimer[1] = omap_gp_timer_init(omap_l4ta(s->l4, 8),
  2098. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER2),
  2099. omap_findclk(s, "core_gpt2_clk"),
  2100. omap_findclk(s, "core_l4_iclk"));
  2101. s->gptimer[2] = omap_gp_timer_init(omap_l4ta(s->l4, 22),
  2102. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER3),
  2103. omap_findclk(s, "core_gpt3_clk"),
  2104. omap_findclk(s, "core_l4_iclk"));
  2105. s->gptimer[3] = omap_gp_timer_init(omap_l4ta(s->l4, 23),
  2106. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER4),
  2107. omap_findclk(s, "core_gpt4_clk"),
  2108. omap_findclk(s, "core_l4_iclk"));
  2109. s->gptimer[4] = omap_gp_timer_init(omap_l4ta(s->l4, 24),
  2110. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER5),
  2111. omap_findclk(s, "core_gpt5_clk"),
  2112. omap_findclk(s, "core_l4_iclk"));
  2113. s->gptimer[5] = omap_gp_timer_init(omap_l4ta(s->l4, 25),
  2114. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER6),
  2115. omap_findclk(s, "core_gpt6_clk"),
  2116. omap_findclk(s, "core_l4_iclk"));
  2117. s->gptimer[6] = omap_gp_timer_init(omap_l4ta(s->l4, 26),
  2118. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER7),
  2119. omap_findclk(s, "core_gpt7_clk"),
  2120. omap_findclk(s, "core_l4_iclk"));
  2121. s->gptimer[7] = omap_gp_timer_init(omap_l4ta(s->l4, 27),
  2122. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER8),
  2123. omap_findclk(s, "core_gpt8_clk"),
  2124. omap_findclk(s, "core_l4_iclk"));
  2125. s->gptimer[8] = omap_gp_timer_init(omap_l4ta(s->l4, 28),
  2126. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER9),
  2127. omap_findclk(s, "core_gpt9_clk"),
  2128. omap_findclk(s, "core_l4_iclk"));
  2129. s->gptimer[9] = omap_gp_timer_init(omap_l4ta(s->l4, 29),
  2130. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER10),
  2131. omap_findclk(s, "core_gpt10_clk"),
  2132. omap_findclk(s, "core_l4_iclk"));
  2133. s->gptimer[10] = omap_gp_timer_init(omap_l4ta(s->l4, 30),
  2134. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER11),
  2135. omap_findclk(s, "core_gpt11_clk"),
  2136. omap_findclk(s, "core_l4_iclk"));
  2137. s->gptimer[11] = omap_gp_timer_init(omap_l4ta(s->l4, 31),
  2138. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER12),
  2139. omap_findclk(s, "core_gpt12_clk"),
  2140. omap_findclk(s, "core_l4_iclk"));
  2141. omap_tap_init(omap_l4ta(s->l4, 2), s);
  2142. s->synctimer = omap_synctimer_init(omap_l4tao(s->l4, 2), s,
  2143. omap_findclk(s, "clk32-kHz"),
  2144. omap_findclk(s, "core_l4_iclk"));
  2145. s->i2c[0] = qdev_create(NULL, "omap_i2c");
  2146. qdev_prop_set_uint8(s->i2c[0], "revision", 0x34);
  2147. qdev_prop_set_ptr(s->i2c[0], "iclk", omap_findclk(s, "i2c1.iclk"));
  2148. qdev_prop_set_ptr(s->i2c[0], "fclk", omap_findclk(s, "i2c1.fclk"));
  2149. qdev_init_nofail(s->i2c[0]);
  2150. busdev = SYS_BUS_DEVICE(s->i2c[0]);
  2151. sysbus_connect_irq(busdev, 0,
  2152. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C1_IRQ));
  2153. sysbus_connect_irq(busdev, 1, s->drq[OMAP24XX_DMA_I2C1_TX]);
  2154. sysbus_connect_irq(busdev, 2, s->drq[OMAP24XX_DMA_I2C1_RX]);
  2155. sysbus_mmio_map(busdev, 0, omap_l4_region_base(omap_l4tao(s->l4, 5), 0));
  2156. s->i2c[1] = qdev_create(NULL, "omap_i2c");
  2157. qdev_prop_set_uint8(s->i2c[1], "revision", 0x34);
  2158. qdev_prop_set_ptr(s->i2c[1], "iclk", omap_findclk(s, "i2c2.iclk"));
  2159. qdev_prop_set_ptr(s->i2c[1], "fclk", omap_findclk(s, "i2c2.fclk"));
  2160. qdev_init_nofail(s->i2c[1]);
  2161. busdev = SYS_BUS_DEVICE(s->i2c[1]);
  2162. sysbus_connect_irq(busdev, 0,
  2163. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C2_IRQ));
  2164. sysbus_connect_irq(busdev, 1, s->drq[OMAP24XX_DMA_I2C2_TX]);
  2165. sysbus_connect_irq(busdev, 2, s->drq[OMAP24XX_DMA_I2C2_RX]);
  2166. sysbus_mmio_map(busdev, 0, omap_l4_region_base(omap_l4tao(s->l4, 6), 0));
  2167. s->gpio = qdev_create(NULL, "omap2-gpio");
  2168. qdev_prop_set_int32(s->gpio, "mpu_model", s->mpu_model);
  2169. qdev_prop_set_ptr(s->gpio, "iclk", omap_findclk(s, "gpio_iclk"));
  2170. qdev_prop_set_ptr(s->gpio, "fclk0", omap_findclk(s, "gpio1_dbclk"));
  2171. qdev_prop_set_ptr(s->gpio, "fclk1", omap_findclk(s, "gpio2_dbclk"));
  2172. qdev_prop_set_ptr(s->gpio, "fclk2", omap_findclk(s, "gpio3_dbclk"));
  2173. qdev_prop_set_ptr(s->gpio, "fclk3", omap_findclk(s, "gpio4_dbclk"));
  2174. if (s->mpu_model == omap2430) {
  2175. qdev_prop_set_ptr(s->gpio, "fclk4", omap_findclk(s, "gpio5_dbclk"));
  2176. }
  2177. qdev_init_nofail(s->gpio);
  2178. busdev = SYS_BUS_DEVICE(s->gpio);
  2179. sysbus_connect_irq(busdev, 0,
  2180. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK1));
  2181. sysbus_connect_irq(busdev, 3,
  2182. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK2));
  2183. sysbus_connect_irq(busdev, 6,
  2184. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK3));
  2185. sysbus_connect_irq(busdev, 9,
  2186. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK4));
  2187. if (s->mpu_model == omap2430) {
  2188. sysbus_connect_irq(busdev, 12,
  2189. qdev_get_gpio_in(s->ih[0],
  2190. OMAP_INT_243X_GPIO_BANK5));
  2191. }
  2192. ta = omap_l4ta(s->l4, 3);
  2193. sysbus_mmio_map(busdev, 0, omap_l4_region_base(ta, 1));
  2194. sysbus_mmio_map(busdev, 1, omap_l4_region_base(ta, 0));
  2195. sysbus_mmio_map(busdev, 2, omap_l4_region_base(ta, 2));
  2196. sysbus_mmio_map(busdev, 3, omap_l4_region_base(ta, 4));
  2197. sysbus_mmio_map(busdev, 4, omap_l4_region_base(ta, 5));
  2198. s->sdrc = omap_sdrc_init(sysmem, 0x68009000);
  2199. s->gpmc = omap_gpmc_init(s, 0x6800a000,
  2200. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPMC_IRQ),
  2201. s->drq[OMAP24XX_DMA_GPMC]);
  2202. dinfo = drive_get(IF_SD, 0, 0);
  2203. if (!dinfo) {
  2204. fprintf(stderr, "qemu: missing SecureDigital device\n");
  2205. exit(1);
  2206. }
  2207. s->mmc = omap2_mmc_init(omap_l4tao(s->l4, 9),
  2208. blk_by_legacy_dinfo(dinfo),
  2209. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MMC_IRQ),
  2210. &s->drq[OMAP24XX_DMA_MMC1_TX],
  2211. omap_findclk(s, "mmc_fclk"), omap_findclk(s, "mmc_iclk"));
  2212. s->mcspi[0] = omap_mcspi_init(omap_l4ta(s->l4, 35), 4,
  2213. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI1_IRQ),
  2214. &s->drq[OMAP24XX_DMA_SPI1_TX0],
  2215. omap_findclk(s, "spi1_fclk"),
  2216. omap_findclk(s, "spi1_iclk"));
  2217. s->mcspi[1] = omap_mcspi_init(omap_l4ta(s->l4, 36), 2,
  2218. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI2_IRQ),
  2219. &s->drq[OMAP24XX_DMA_SPI2_TX0],
  2220. omap_findclk(s, "spi2_fclk"),
  2221. omap_findclk(s, "spi2_iclk"));
  2222. s->dss = omap_dss_init(omap_l4ta(s->l4, 10), sysmem, 0x68000800,
  2223. /* XXX wire M_IRQ_25, D_L2_IRQ_30 and I_IRQ_13 together */
  2224. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_DSS_IRQ),
  2225. s->drq[OMAP24XX_DMA_DSS],
  2226. omap_findclk(s, "dss_clk1"), omap_findclk(s, "dss_clk2"),
  2227. omap_findclk(s, "dss_54m_clk"),
  2228. omap_findclk(s, "dss_l3_iclk"),
  2229. omap_findclk(s, "dss_l4_iclk"));
  2230. omap_sti_init(omap_l4ta(s->l4, 18), sysmem, 0x54000000,
  2231. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_STI),
  2232. omap_findclk(s, "emul_ck"),
  2233. serial_hds[0] && serial_hds[1] && serial_hds[2] ?
  2234. serial_hds[3] : NULL);
  2235. s->eac = omap_eac_init(omap_l4ta(s->l4, 32),
  2236. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_EAC_IRQ),
  2237. /* Ten consecutive lines */
  2238. &s->drq[OMAP24XX_DMA_EAC_AC_RD],
  2239. omap_findclk(s, "func_96m_clk"),
  2240. omap_findclk(s, "core_l4_iclk"));
  2241. /* All register mappings (includin those not currenlty implemented):
  2242. * SystemControlMod 48000000 - 48000fff
  2243. * SystemControlL4 48001000 - 48001fff
  2244. * 32kHz Timer Mod 48004000 - 48004fff
  2245. * 32kHz Timer L4 48005000 - 48005fff
  2246. * PRCM ModA 48008000 - 480087ff
  2247. * PRCM ModB 48008800 - 48008fff
  2248. * PRCM L4 48009000 - 48009fff
  2249. * TEST-BCM Mod 48012000 - 48012fff
  2250. * TEST-BCM L4 48013000 - 48013fff
  2251. * TEST-TAP Mod 48014000 - 48014fff
  2252. * TEST-TAP L4 48015000 - 48015fff
  2253. * GPIO1 Mod 48018000 - 48018fff
  2254. * GPIO Top 48019000 - 48019fff
  2255. * GPIO2 Mod 4801a000 - 4801afff
  2256. * GPIO L4 4801b000 - 4801bfff
  2257. * GPIO3 Mod 4801c000 - 4801cfff
  2258. * GPIO4 Mod 4801e000 - 4801efff
  2259. * WDTIMER1 Mod 48020000 - 48010fff
  2260. * WDTIMER Top 48021000 - 48011fff
  2261. * WDTIMER2 Mod 48022000 - 48012fff
  2262. * WDTIMER L4 48023000 - 48013fff
  2263. * WDTIMER3 Mod 48024000 - 48014fff
  2264. * WDTIMER3 L4 48025000 - 48015fff
  2265. * WDTIMER4 Mod 48026000 - 48016fff
  2266. * WDTIMER4 L4 48027000 - 48017fff
  2267. * GPTIMER1 Mod 48028000 - 48018fff
  2268. * GPTIMER1 L4 48029000 - 48019fff
  2269. * GPTIMER2 Mod 4802a000 - 4801afff
  2270. * GPTIMER2 L4 4802b000 - 4801bfff
  2271. * L4-Config AP 48040000 - 480407ff
  2272. * L4-Config IP 48040800 - 48040fff
  2273. * L4-Config LA 48041000 - 48041fff
  2274. * ARM11ETB Mod 48048000 - 48049fff
  2275. * ARM11ETB L4 4804a000 - 4804afff
  2276. * DISPLAY Top 48050000 - 480503ff
  2277. * DISPLAY DISPC 48050400 - 480507ff
  2278. * DISPLAY RFBI 48050800 - 48050bff
  2279. * DISPLAY VENC 48050c00 - 48050fff
  2280. * DISPLAY L4 48051000 - 48051fff
  2281. * CAMERA Top 48052000 - 480523ff
  2282. * CAMERA core 48052400 - 480527ff
  2283. * CAMERA DMA 48052800 - 48052bff
  2284. * CAMERA MMU 48052c00 - 48052fff
  2285. * CAMERA L4 48053000 - 48053fff
  2286. * SDMA Mod 48056000 - 48056fff
  2287. * SDMA L4 48057000 - 48057fff
  2288. * SSI Top 48058000 - 48058fff
  2289. * SSI GDD 48059000 - 48059fff
  2290. * SSI Port1 4805a000 - 4805afff
  2291. * SSI Port2 4805b000 - 4805bfff
  2292. * SSI L4 4805c000 - 4805cfff
  2293. * USB Mod 4805e000 - 480fefff
  2294. * USB L4 4805f000 - 480fffff
  2295. * WIN_TRACER1 Mod 48060000 - 48060fff
  2296. * WIN_TRACER1 L4 48061000 - 48061fff
  2297. * WIN_TRACER2 Mod 48062000 - 48062fff
  2298. * WIN_TRACER2 L4 48063000 - 48063fff
  2299. * WIN_TRACER3 Mod 48064000 - 48064fff
  2300. * WIN_TRACER3 L4 48065000 - 48065fff
  2301. * WIN_TRACER4 Top 48066000 - 480660ff
  2302. * WIN_TRACER4 ETT 48066100 - 480661ff
  2303. * WIN_TRACER4 WT 48066200 - 480662ff
  2304. * WIN_TRACER4 L4 48067000 - 48067fff
  2305. * XTI Mod 48068000 - 48068fff
  2306. * XTI L4 48069000 - 48069fff
  2307. * UART1 Mod 4806a000 - 4806afff
  2308. * UART1 L4 4806b000 - 4806bfff
  2309. * UART2 Mod 4806c000 - 4806cfff
  2310. * UART2 L4 4806d000 - 4806dfff
  2311. * UART3 Mod 4806e000 - 4806efff
  2312. * UART3 L4 4806f000 - 4806ffff
  2313. * I2C1 Mod 48070000 - 48070fff
  2314. * I2C1 L4 48071000 - 48071fff
  2315. * I2C2 Mod 48072000 - 48072fff
  2316. * I2C2 L4 48073000 - 48073fff
  2317. * McBSP1 Mod 48074000 - 48074fff
  2318. * McBSP1 L4 48075000 - 48075fff
  2319. * McBSP2 Mod 48076000 - 48076fff
  2320. * McBSP2 L4 48077000 - 48077fff
  2321. * GPTIMER3 Mod 48078000 - 48078fff
  2322. * GPTIMER3 L4 48079000 - 48079fff
  2323. * GPTIMER4 Mod 4807a000 - 4807afff
  2324. * GPTIMER4 L4 4807b000 - 4807bfff
  2325. * GPTIMER5 Mod 4807c000 - 4807cfff
  2326. * GPTIMER5 L4 4807d000 - 4807dfff
  2327. * GPTIMER6 Mod 4807e000 - 4807efff
  2328. * GPTIMER6 L4 4807f000 - 4807ffff
  2329. * GPTIMER7 Mod 48080000 - 48080fff
  2330. * GPTIMER7 L4 48081000 - 48081fff
  2331. * GPTIMER8 Mod 48082000 - 48082fff
  2332. * GPTIMER8 L4 48083000 - 48083fff
  2333. * GPTIMER9 Mod 48084000 - 48084fff
  2334. * GPTIMER9 L4 48085000 - 48085fff
  2335. * GPTIMER10 Mod 48086000 - 48086fff
  2336. * GPTIMER10 L4 48087000 - 48087fff
  2337. * GPTIMER11 Mod 48088000 - 48088fff
  2338. * GPTIMER11 L4 48089000 - 48089fff
  2339. * GPTIMER12 Mod 4808a000 - 4808afff
  2340. * GPTIMER12 L4 4808b000 - 4808bfff
  2341. * EAC Mod 48090000 - 48090fff
  2342. * EAC L4 48091000 - 48091fff
  2343. * FAC Mod 48092000 - 48092fff
  2344. * FAC L4 48093000 - 48093fff
  2345. * MAILBOX Mod 48094000 - 48094fff
  2346. * MAILBOX L4 48095000 - 48095fff
  2347. * SPI1 Mod 48098000 - 48098fff
  2348. * SPI1 L4 48099000 - 48099fff
  2349. * SPI2 Mod 4809a000 - 4809afff
  2350. * SPI2 L4 4809b000 - 4809bfff
  2351. * MMC/SDIO Mod 4809c000 - 4809cfff
  2352. * MMC/SDIO L4 4809d000 - 4809dfff
  2353. * MS_PRO Mod 4809e000 - 4809efff
  2354. * MS_PRO L4 4809f000 - 4809ffff
  2355. * RNG Mod 480a0000 - 480a0fff
  2356. * RNG L4 480a1000 - 480a1fff
  2357. * DES3DES Mod 480a2000 - 480a2fff
  2358. * DES3DES L4 480a3000 - 480a3fff
  2359. * SHA1MD5 Mod 480a4000 - 480a4fff
  2360. * SHA1MD5 L4 480a5000 - 480a5fff
  2361. * AES Mod 480a6000 - 480a6fff
  2362. * AES L4 480a7000 - 480a7fff
  2363. * PKA Mod 480a8000 - 480a9fff
  2364. * PKA L4 480aa000 - 480aafff
  2365. * MG Mod 480b0000 - 480b0fff
  2366. * MG L4 480b1000 - 480b1fff
  2367. * HDQ/1-wire Mod 480b2000 - 480b2fff
  2368. * HDQ/1-wire L4 480b3000 - 480b3fff
  2369. * MPU interrupt 480fe000 - 480fefff
  2370. * STI channel base 54000000 - 5400ffff
  2371. * IVA RAM 5c000000 - 5c01ffff
  2372. * IVA ROM 5c020000 - 5c027fff
  2373. * IMG_BUF_A 5c040000 - 5c040fff
  2374. * IMG_BUF_B 5c042000 - 5c042fff
  2375. * VLCDS 5c048000 - 5c0487ff
  2376. * IMX_COEF 5c049000 - 5c04afff
  2377. * IMX_CMD 5c051000 - 5c051fff
  2378. * VLCDQ 5c053000 - 5c0533ff
  2379. * VLCDH 5c054000 - 5c054fff
  2380. * SEQ_CMD 5c055000 - 5c055fff
  2381. * IMX_REG 5c056000 - 5c0560ff
  2382. * VLCD_REG 5c056100 - 5c0561ff
  2383. * SEQ_REG 5c056200 - 5c0562ff
  2384. * IMG_BUF_REG 5c056300 - 5c0563ff
  2385. * SEQIRQ_REG 5c056400 - 5c0564ff
  2386. * OCP_REG 5c060000 - 5c060fff
  2387. * SYSC_REG 5c070000 - 5c070fff
  2388. * MMU_REG 5d000000 - 5d000fff
  2389. * sDMA R 68000400 - 680005ff
  2390. * sDMA W 68000600 - 680007ff
  2391. * Display Control 68000800 - 680009ff
  2392. * DSP subsystem 68000a00 - 68000bff
  2393. * MPU subsystem 68000c00 - 68000dff
  2394. * IVA subsystem 68001000 - 680011ff
  2395. * USB 68001200 - 680013ff
  2396. * Camera 68001400 - 680015ff
  2397. * VLYNQ (firewall) 68001800 - 68001bff
  2398. * VLYNQ 68001e00 - 68001fff
  2399. * SSI 68002000 - 680021ff
  2400. * L4 68002400 - 680025ff
  2401. * DSP (firewall) 68002800 - 68002bff
  2402. * DSP subsystem 68002e00 - 68002fff
  2403. * IVA (firewall) 68003000 - 680033ff
  2404. * IVA 68003600 - 680037ff
  2405. * GFX 68003a00 - 68003bff
  2406. * CMDWR emulation 68003c00 - 68003dff
  2407. * SMS 68004000 - 680041ff
  2408. * OCM 68004200 - 680043ff
  2409. * GPMC 68004400 - 680045ff
  2410. * RAM (firewall) 68005000 - 680053ff
  2411. * RAM (err login) 68005400 - 680057ff
  2412. * ROM (firewall) 68005800 - 68005bff
  2413. * ROM (err login) 68005c00 - 68005fff
  2414. * GPMC (firewall) 68006000 - 680063ff
  2415. * GPMC (err login) 68006400 - 680067ff
  2416. * SMS (err login) 68006c00 - 68006fff
  2417. * SMS registers 68008000 - 68008fff
  2418. * SDRC registers 68009000 - 68009fff
  2419. * GPMC registers 6800a000 6800afff
  2420. */
  2421. qemu_register_reset(omap2_mpu_reset, s);
  2422. return s;
  2423. }