mipssim.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * QEMU/mipssim emulation
  3. *
  4. * Emulates a very simple machine model similar to the one used by the
  5. * proprietary MIPS emulator.
  6. *
  7. * Copyright (c) 2007 Thiemo Seufer
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a copy
  10. * of this software and associated documentation files (the "Software"), to deal
  11. * in the Software without restriction, including without limitation the rights
  12. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  13. * copies of the Software, and to permit persons to whom the Software is
  14. * furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  23. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  24. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  25. * THE SOFTWARE.
  26. */
  27. #include "qemu/osdep.h"
  28. #include "qapi/error.h"
  29. #include "qemu/datadir.h"
  30. #include "exec/address-spaces.h"
  31. #include "hw/clock.h"
  32. #include "hw/mips/mips.h"
  33. #include "hw/char/serial-mm.h"
  34. #include "net/net.h"
  35. #include "sysemu/sysemu.h"
  36. #include "hw/boards.h"
  37. #include "hw/loader.h"
  38. #include "elf.h"
  39. #include "hw/sysbus.h"
  40. #include "hw/qdev-properties.h"
  41. #include "qemu/error-report.h"
  42. #include "sysemu/qtest.h"
  43. #include "sysemu/reset.h"
  44. #include "cpu.h"
  45. #define BIOS_SIZE (4 * MiB)
  46. #if TARGET_BIG_ENDIAN
  47. #define BIOS_FILENAME "mips_bios.bin"
  48. #else
  49. #define BIOS_FILENAME "mipsel_bios.bin"
  50. #endif
  51. static struct _loaderparams {
  52. int ram_size;
  53. const char *kernel_filename;
  54. const char *kernel_cmdline;
  55. const char *initrd_filename;
  56. } loaderparams;
  57. typedef struct ResetData {
  58. MIPSCPU *cpu;
  59. uint64_t vector;
  60. } ResetData;
  61. static uint64_t load_kernel(void)
  62. {
  63. uint64_t entry, kernel_high, initrd_size;
  64. long kernel_size;
  65. ram_addr_t initrd_offset;
  66. kernel_size = load_elf(loaderparams.kernel_filename, NULL,
  67. cpu_mips_kseg0_to_phys, NULL,
  68. &entry, NULL,
  69. &kernel_high, NULL, TARGET_BIG_ENDIAN,
  70. EM_MIPS, 1, 0);
  71. if (kernel_size < 0) {
  72. error_report("could not load kernel '%s': %s",
  73. loaderparams.kernel_filename,
  74. load_elf_strerror(kernel_size));
  75. exit(1);
  76. }
  77. /* load initrd */
  78. initrd_size = 0;
  79. initrd_offset = 0;
  80. if (loaderparams.initrd_filename) {
  81. initrd_size = get_image_size(loaderparams.initrd_filename);
  82. if (initrd_size > 0) {
  83. initrd_offset = ROUND_UP(kernel_high, INITRD_PAGE_SIZE);
  84. if (initrd_offset + initrd_size > loaderparams.ram_size) {
  85. error_report("memory too small for initial ram disk '%s'",
  86. loaderparams.initrd_filename);
  87. exit(1);
  88. }
  89. initrd_size = load_image_targphys(loaderparams.initrd_filename,
  90. initrd_offset, loaderparams.ram_size - initrd_offset);
  91. }
  92. if (initrd_size == (target_ulong) -1) {
  93. error_report("could not load initial ram disk '%s'",
  94. loaderparams.initrd_filename);
  95. exit(1);
  96. }
  97. }
  98. return entry;
  99. }
  100. static void main_cpu_reset(void *opaque)
  101. {
  102. ResetData *s = (ResetData *)opaque;
  103. CPUMIPSState *env = &s->cpu->env;
  104. cpu_reset(CPU(s->cpu));
  105. env->active_tc.PC = s->vector & ~(target_ulong)1;
  106. if (s->vector & 1) {
  107. env->hflags |= MIPS_HFLAG_M16;
  108. }
  109. }
  110. static void mipsnet_init(int base, qemu_irq irq)
  111. {
  112. DeviceState *dev;
  113. SysBusDevice *s;
  114. dev = qemu_create_nic_device("mipsnet", true, NULL);
  115. if (!dev) {
  116. return;
  117. }
  118. s = SYS_BUS_DEVICE(dev);
  119. sysbus_realize_and_unref(s, &error_fatal);
  120. sysbus_connect_irq(s, 0, irq);
  121. memory_region_add_subregion(get_system_io(),
  122. base,
  123. sysbus_mmio_get_region(s, 0));
  124. }
  125. static void
  126. mips_mipssim_init(MachineState *machine)
  127. {
  128. const char *kernel_filename = machine->kernel_filename;
  129. const char *kernel_cmdline = machine->kernel_cmdline;
  130. const char *initrd_filename = machine->initrd_filename;
  131. char *filename;
  132. MemoryRegion *address_space_mem = get_system_memory();
  133. MemoryRegion *isa = g_new(MemoryRegion, 1);
  134. MemoryRegion *bios = g_new(MemoryRegion, 1);
  135. Clock *cpuclk;
  136. MIPSCPU *cpu;
  137. CPUMIPSState *env;
  138. ResetData *reset_info;
  139. int bios_size;
  140. cpuclk = clock_new(OBJECT(machine), "cpu-refclk");
  141. #ifdef TARGET_MIPS64
  142. clock_set_hz(cpuclk, 6000000); /* 6 MHz */
  143. #else
  144. clock_set_hz(cpuclk, 12000000); /* 12 MHz */
  145. #endif
  146. /* Init CPUs. */
  147. cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk);
  148. env = &cpu->env;
  149. reset_info = g_new0(ResetData, 1);
  150. reset_info->cpu = cpu;
  151. reset_info->vector = env->active_tc.PC;
  152. qemu_register_reset(main_cpu_reset, reset_info);
  153. /* Allocate RAM. */
  154. memory_region_init_rom(bios, NULL, "mips_mipssim.bios", BIOS_SIZE,
  155. &error_fatal);
  156. memory_region_add_subregion(address_space_mem, 0, machine->ram);
  157. /* Map the BIOS / boot exception handler. */
  158. memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
  159. /* Load a BIOS / boot exception handler image. */
  160. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware ?: BIOS_FILENAME);
  161. if (filename) {
  162. bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
  163. g_free(filename);
  164. } else {
  165. bios_size = -1;
  166. }
  167. if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
  168. machine->firmware && !qtest_enabled()) {
  169. /* Bail out if we have neither a kernel image nor boot vector code. */
  170. error_report("Could not load MIPS bios '%s'", machine->firmware);
  171. exit(1);
  172. } else {
  173. /* We have a boot vector start address. */
  174. env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
  175. }
  176. if (kernel_filename) {
  177. loaderparams.ram_size = machine->ram_size;
  178. loaderparams.kernel_filename = kernel_filename;
  179. loaderparams.kernel_cmdline = kernel_cmdline;
  180. loaderparams.initrd_filename = initrd_filename;
  181. reset_info->vector = load_kernel();
  182. }
  183. /* Init CPU internal devices. */
  184. cpu_mips_irq_init_cpu(cpu);
  185. cpu_mips_clock_init(cpu);
  186. /*
  187. * Register 64 KB of ISA IO space at 0x1fd00000. But without interrupts
  188. * (except for the hardcoded serial port interrupt) -device cannot work,
  189. * so do not expose the ISA bus to the user.
  190. */
  191. memory_region_init_alias(isa, NULL, "isa_mmio",
  192. get_system_io(), 0, 0x00010000);
  193. memory_region_add_subregion(get_system_memory(), 0x1fd00000, isa);
  194. /*
  195. * A single 16450 sits at offset 0x3f8. It is attached to
  196. * MIPS CPU INT2, which is interrupt 4.
  197. */
  198. if (serial_hd(0)) {
  199. DeviceState *dev = qdev_new(TYPE_SERIAL_MM);
  200. qdev_prop_set_chr(dev, "chardev", serial_hd(0));
  201. qdev_prop_set_uint8(dev, "regshift", 0);
  202. qdev_prop_set_uint8(dev, "endianness", DEVICE_LITTLE_ENDIAN);
  203. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  204. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, env->irq[4]);
  205. memory_region_add_subregion(get_system_io(), 0x3f8,
  206. sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
  207. }
  208. /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
  209. mipsnet_init(0x4200, env->irq[2]);
  210. }
  211. static void mips_mipssim_machine_init(MachineClass *mc)
  212. {
  213. mc->desc = "MIPS MIPSsim platform";
  214. mc->init = mips_mipssim_init;
  215. #ifdef TARGET_MIPS64
  216. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("5Kf");
  217. #else
  218. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf");
  219. #endif
  220. mc->default_ram_id = "mips_mipssim.ram";
  221. }
  222. DEFINE_MACHINE("mipssim", mips_mipssim_machine_init)