kzm.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * KZM Board System emulation.
  3. *
  4. * Copyright (c) 2008 OKL and 2011 NICTA
  5. * Written by Hans at OK-Labs
  6. * Updated by Peter Chubb.
  7. *
  8. * This code is licensed under the GPL, version 2 or later.
  9. * See the file `COPYING' in the top level directory.
  10. *
  11. * It (partially) emulates a Kyoto Microcomputer
  12. * KZM-ARM11-01 evaluation board, with a Freescale
  13. * i.MX31 SoC
  14. */
  15. #include "qemu/osdep.h"
  16. #include "qapi/error.h"
  17. #include "hw/arm/fsl-imx31.h"
  18. #include "hw/arm/boot.h"
  19. #include "hw/boards.h"
  20. #include "qemu/error-report.h"
  21. #include "exec/address-spaces.h"
  22. #include "net/net.h"
  23. #include "hw/net/lan9118.h"
  24. #include "hw/char/serial-mm.h"
  25. #include "sysemu/qtest.h"
  26. #include "sysemu/sysemu.h"
  27. #include "qemu/cutils.h"
  28. /* Memory map for Kzm Emulation Baseboard:
  29. * 0x00000000-0x7fffffff See i.MX31 SOC for support
  30. * 0x80000000-0x8fffffff RAM EMULATED
  31. * 0x90000000-0x9fffffff RAM EMULATED
  32. * 0xa0000000-0xafffffff Flash IGNORED
  33. * 0xb0000000-0xb3ffffff Unavailable IGNORED
  34. * 0xb4000000-0xb4000fff 8-bit free space IGNORED
  35. * 0xb4001000-0xb400100f Board control IGNORED
  36. * 0xb4001003 DIP switch
  37. * 0xb4001010-0xb400101f 7-segment LED IGNORED
  38. * 0xb4001020-0xb400102f LED IGNORED
  39. * 0xb4001030-0xb400103f LED IGNORED
  40. * 0xb4001040-0xb400104f FPGA, UART EMULATED
  41. * 0xb4001050-0xb400105f FPGA, UART EMULATED
  42. * 0xb4001060-0xb40fffff FPGA IGNORED
  43. * 0xb6000000-0xb61fffff LAN controller EMULATED
  44. * 0xb6200000-0xb62fffff FPGA NAND Controller IGNORED
  45. * 0xb6300000-0xb7ffffff Free IGNORED
  46. * 0xb8000000-0xb8004fff Memory control registers IGNORED
  47. * 0xc0000000-0xc3ffffff PCMCIA/CF IGNORED
  48. * 0xc4000000-0xffffffff Reserved IGNORED
  49. */
  50. typedef struct IMX31KZM {
  51. FslIMX31State soc;
  52. MemoryRegion ram_alias;
  53. } IMX31KZM;
  54. #define KZM_RAM_ADDR (FSL_IMX31_SDRAM0_ADDR)
  55. #define KZM_FPGA_ADDR (FSL_IMX31_CS4_ADDR + 0x1040)
  56. #define KZM_LAN9118_ADDR (FSL_IMX31_CS5_ADDR)
  57. static struct arm_boot_info kzm_binfo = {
  58. .loader_start = KZM_RAM_ADDR,
  59. .board_id = 1722,
  60. };
  61. static void kzm_init(MachineState *machine)
  62. {
  63. IMX31KZM *s = g_new0(IMX31KZM, 1);
  64. unsigned int ram_size;
  65. unsigned int alias_offset;
  66. unsigned int i;
  67. object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_FSL_IMX31);
  68. qdev_realize(DEVICE(&s->soc), NULL, &error_fatal);
  69. /* Check the amount of memory is compatible with the SOC */
  70. if (machine->ram_size > (FSL_IMX31_SDRAM0_SIZE + FSL_IMX31_SDRAM1_SIZE)) {
  71. char *sz = size_to_str(FSL_IMX31_SDRAM0_SIZE + FSL_IMX31_SDRAM1_SIZE);
  72. error_report("RAM size more than %s is not supported", sz);
  73. g_free(sz);
  74. exit(EXIT_FAILURE);
  75. }
  76. memory_region_add_subregion(get_system_memory(), FSL_IMX31_SDRAM0_ADDR,
  77. machine->ram);
  78. /* initialize the alias memory if any */
  79. for (i = 0, ram_size = machine->ram_size, alias_offset = 0;
  80. (i < 2) && ram_size; i++) {
  81. unsigned int size;
  82. static const struct {
  83. hwaddr addr;
  84. unsigned int size;
  85. } ram[2] = {
  86. { FSL_IMX31_SDRAM0_ADDR, FSL_IMX31_SDRAM0_SIZE },
  87. { FSL_IMX31_SDRAM1_ADDR, FSL_IMX31_SDRAM1_SIZE },
  88. };
  89. size = MIN(ram_size, ram[i].size);
  90. ram_size -= size;
  91. if (size < ram[i].size) {
  92. memory_region_init_alias(&s->ram_alias, NULL, "ram.alias",
  93. machine->ram,
  94. alias_offset, ram[i].size - size);
  95. memory_region_add_subregion(get_system_memory(),
  96. ram[i].addr + size, &s->ram_alias);
  97. }
  98. alias_offset += ram[i].size;
  99. }
  100. if (qemu_find_nic_info("lan9118", true, NULL)) {
  101. lan9118_init(KZM_LAN9118_ADDR,
  102. qdev_get_gpio_in(DEVICE(&s->soc.avic), 52));
  103. }
  104. if (serial_hd(2)) { /* touchscreen */
  105. serial_mm_init(get_system_memory(), KZM_FPGA_ADDR+0x10, 0,
  106. qdev_get_gpio_in(DEVICE(&s->soc.avic), 52),
  107. 14745600, serial_hd(2), DEVICE_NATIVE_ENDIAN);
  108. }
  109. kzm_binfo.ram_size = machine->ram_size;
  110. if (!qtest_enabled()) {
  111. arm_load_kernel(&s->soc.cpu, machine, &kzm_binfo);
  112. }
  113. }
  114. static void kzm_machine_init(MachineClass *mc)
  115. {
  116. mc->desc = "ARM KZM Emulation Baseboard (ARM1136)";
  117. mc->init = kzm_init;
  118. mc->ignore_memory_transaction_failures = true;
  119. mc->default_ram_id = "kzm.ram";
  120. }
  121. DEFINE_MACHINE("kzm", kzm_machine_init)