aspeed_ast2400.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * ASPEED SoC family
  3. *
  4. * Andrew Jeffery <andrew@aj.id.au>
  5. * Jeremy Kerr <jk@ozlabs.org>
  6. *
  7. * Copyright 2016 IBM Corp.
  8. *
  9. * This code is licensed under the GPL version 2 or later. See
  10. * the COPYING file in the top-level directory.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/units.h"
  14. #include "qapi/error.h"
  15. #include "hw/misc/unimp.h"
  16. #include "hw/arm/aspeed_soc.h"
  17. #include "hw/char/serial-mm.h"
  18. #include "qemu/module.h"
  19. #include "qemu/error-report.h"
  20. #include "hw/i2c/aspeed_i2c.h"
  21. #include "net/net.h"
  22. #include "sysemu/sysemu.h"
  23. #include "target/arm/cpu-qom.h"
  24. #define ASPEED_SOC_IOMEM_SIZE 0x00200000
  25. static const hwaddr aspeed_soc_ast2400_memmap[] = {
  26. [ASPEED_DEV_SPI_BOOT] = 0x00000000,
  27. [ASPEED_DEV_IOMEM] = 0x1E600000,
  28. [ASPEED_DEV_FMC] = 0x1E620000,
  29. [ASPEED_DEV_SPI1] = 0x1E630000,
  30. [ASPEED_DEV_EHCI1] = 0x1E6A1000,
  31. [ASPEED_DEV_VIC] = 0x1E6C0000,
  32. [ASPEED_DEV_SDMC] = 0x1E6E0000,
  33. [ASPEED_DEV_SCU] = 0x1E6E2000,
  34. [ASPEED_DEV_HACE] = 0x1E6E3000,
  35. [ASPEED_DEV_XDMA] = 0x1E6E7000,
  36. [ASPEED_DEV_VIDEO] = 0x1E700000,
  37. [ASPEED_DEV_ADC] = 0x1E6E9000,
  38. [ASPEED_DEV_SRAM] = 0x1E720000,
  39. [ASPEED_DEV_SDHCI] = 0x1E740000,
  40. [ASPEED_DEV_GPIO] = 0x1E780000,
  41. [ASPEED_DEV_RTC] = 0x1E781000,
  42. [ASPEED_DEV_TIMER1] = 0x1E782000,
  43. [ASPEED_DEV_WDT] = 0x1E785000,
  44. [ASPEED_DEV_PWM] = 0x1E786000,
  45. [ASPEED_DEV_LPC] = 0x1E789000,
  46. [ASPEED_DEV_IBT] = 0x1E789140,
  47. [ASPEED_DEV_I2C] = 0x1E78A000,
  48. [ASPEED_DEV_PECI] = 0x1E78B000,
  49. [ASPEED_DEV_ETH1] = 0x1E660000,
  50. [ASPEED_DEV_ETH2] = 0x1E680000,
  51. [ASPEED_DEV_UART1] = 0x1E783000,
  52. [ASPEED_DEV_UART2] = 0x1E78D000,
  53. [ASPEED_DEV_UART3] = 0x1E78E000,
  54. [ASPEED_DEV_UART4] = 0x1E78F000,
  55. [ASPEED_DEV_UART5] = 0x1E784000,
  56. [ASPEED_DEV_VUART] = 0x1E787000,
  57. [ASPEED_DEV_SDRAM] = 0x40000000,
  58. };
  59. static const hwaddr aspeed_soc_ast2500_memmap[] = {
  60. [ASPEED_DEV_SPI_BOOT] = 0x00000000,
  61. [ASPEED_DEV_IOMEM] = 0x1E600000,
  62. [ASPEED_DEV_FMC] = 0x1E620000,
  63. [ASPEED_DEV_SPI1] = 0x1E630000,
  64. [ASPEED_DEV_SPI2] = 0x1E631000,
  65. [ASPEED_DEV_EHCI1] = 0x1E6A1000,
  66. [ASPEED_DEV_EHCI2] = 0x1E6A3000,
  67. [ASPEED_DEV_VIC] = 0x1E6C0000,
  68. [ASPEED_DEV_SDMC] = 0x1E6E0000,
  69. [ASPEED_DEV_SCU] = 0x1E6E2000,
  70. [ASPEED_DEV_HACE] = 0x1E6E3000,
  71. [ASPEED_DEV_XDMA] = 0x1E6E7000,
  72. [ASPEED_DEV_ADC] = 0x1E6E9000,
  73. [ASPEED_DEV_VIDEO] = 0x1E700000,
  74. [ASPEED_DEV_SRAM] = 0x1E720000,
  75. [ASPEED_DEV_SDHCI] = 0x1E740000,
  76. [ASPEED_DEV_GPIO] = 0x1E780000,
  77. [ASPEED_DEV_RTC] = 0x1E781000,
  78. [ASPEED_DEV_TIMER1] = 0x1E782000,
  79. [ASPEED_DEV_WDT] = 0x1E785000,
  80. [ASPEED_DEV_PWM] = 0x1E786000,
  81. [ASPEED_DEV_LPC] = 0x1E789000,
  82. [ASPEED_DEV_IBT] = 0x1E789140,
  83. [ASPEED_DEV_I2C] = 0x1E78A000,
  84. [ASPEED_DEV_PECI] = 0x1E78B000,
  85. [ASPEED_DEV_ETH1] = 0x1E660000,
  86. [ASPEED_DEV_ETH2] = 0x1E680000,
  87. [ASPEED_DEV_UART1] = 0x1E783000,
  88. [ASPEED_DEV_UART2] = 0x1E78D000,
  89. [ASPEED_DEV_UART3] = 0x1E78E000,
  90. [ASPEED_DEV_UART4] = 0x1E78F000,
  91. [ASPEED_DEV_UART5] = 0x1E784000,
  92. [ASPEED_DEV_VUART] = 0x1E787000,
  93. [ASPEED_DEV_SDRAM] = 0x80000000,
  94. };
  95. static const int aspeed_soc_ast2400_irqmap[] = {
  96. [ASPEED_DEV_UART1] = 9,
  97. [ASPEED_DEV_UART2] = 32,
  98. [ASPEED_DEV_UART3] = 33,
  99. [ASPEED_DEV_UART4] = 34,
  100. [ASPEED_DEV_UART5] = 10,
  101. [ASPEED_DEV_VUART] = 8,
  102. [ASPEED_DEV_FMC] = 19,
  103. [ASPEED_DEV_EHCI1] = 5,
  104. [ASPEED_DEV_EHCI2] = 13,
  105. [ASPEED_DEV_SDMC] = 0,
  106. [ASPEED_DEV_SCU] = 21,
  107. [ASPEED_DEV_ADC] = 31,
  108. [ASPEED_DEV_GPIO] = 20,
  109. [ASPEED_DEV_RTC] = 22,
  110. [ASPEED_DEV_TIMER1] = 16,
  111. [ASPEED_DEV_TIMER2] = 17,
  112. [ASPEED_DEV_TIMER3] = 18,
  113. [ASPEED_DEV_TIMER4] = 35,
  114. [ASPEED_DEV_TIMER5] = 36,
  115. [ASPEED_DEV_TIMER6] = 37,
  116. [ASPEED_DEV_TIMER7] = 38,
  117. [ASPEED_DEV_TIMER8] = 39,
  118. [ASPEED_DEV_WDT] = 27,
  119. [ASPEED_DEV_PWM] = 28,
  120. [ASPEED_DEV_LPC] = 8,
  121. [ASPEED_DEV_I2C] = 12,
  122. [ASPEED_DEV_PECI] = 15,
  123. [ASPEED_DEV_ETH1] = 2,
  124. [ASPEED_DEV_ETH2] = 3,
  125. [ASPEED_DEV_XDMA] = 6,
  126. [ASPEED_DEV_SDHCI] = 26,
  127. [ASPEED_DEV_HACE] = 4,
  128. };
  129. #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
  130. static qemu_irq aspeed_soc_ast2400_get_irq(AspeedSoCState *s, int dev)
  131. {
  132. Aspeed2400SoCState *a = ASPEED2400_SOC(s);
  133. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  134. return qdev_get_gpio_in(DEVICE(&a->vic), sc->irqmap[dev]);
  135. }
  136. static void aspeed_ast2400_soc_init(Object *obj)
  137. {
  138. Aspeed2400SoCState *a = ASPEED2400_SOC(obj);
  139. AspeedSoCState *s = ASPEED_SOC(obj);
  140. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  141. int i;
  142. char socname[8];
  143. char typename[64];
  144. if (sscanf(sc->name, "%7s", socname) != 1) {
  145. g_assert_not_reached();
  146. }
  147. for (i = 0; i < sc->num_cpus; i++) {
  148. object_initialize_child(obj, "cpu[*]", &a->cpu[i],
  149. aspeed_soc_cpu_type(sc));
  150. }
  151. snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
  152. object_initialize_child(obj, "scu", &s->scu, typename);
  153. qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
  154. sc->silicon_rev);
  155. object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
  156. "hw-strap1");
  157. object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
  158. "hw-strap2");
  159. object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
  160. "hw-prot-key");
  161. object_initialize_child(obj, "vic", &a->vic, TYPE_ASPEED_VIC);
  162. object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
  163. snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
  164. object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
  165. snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
  166. object_initialize_child(obj, "adc", &s->adc, typename);
  167. snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
  168. object_initialize_child(obj, "i2c", &s->i2c, typename);
  169. object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI);
  170. snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
  171. object_initialize_child(obj, "fmc", &s->fmc, typename);
  172. for (i = 0; i < sc->spis_num; i++) {
  173. snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
  174. object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
  175. }
  176. for (i = 0; i < sc->ehcis_num; i++) {
  177. object_initialize_child(obj, "ehci[*]", &s->ehci[i],
  178. TYPE_PLATFORM_EHCI);
  179. }
  180. snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
  181. object_initialize_child(obj, "sdmc", &s->sdmc, typename);
  182. object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
  183. "ram-size");
  184. for (i = 0; i < sc->wdts_num; i++) {
  185. snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
  186. object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
  187. }
  188. for (i = 0; i < sc->macs_num; i++) {
  189. object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
  190. TYPE_FTGMAC100);
  191. }
  192. for (i = 0; i < sc->uarts_num; i++) {
  193. object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
  194. }
  195. snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname);
  196. object_initialize_child(obj, "xdma", &s->xdma, typename);
  197. snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
  198. object_initialize_child(obj, "gpio", &s->gpio, typename);
  199. object_initialize_child(obj, "sdc", &s->sdhci, TYPE_ASPEED_SDHCI);
  200. object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort);
  201. /* Init sd card slot class here so that they're under the correct parent */
  202. for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
  203. object_initialize_child(obj, "sdhci[*]", &s->sdhci.slots[i],
  204. TYPE_SYSBUS_SDHCI);
  205. }
  206. object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
  207. snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname);
  208. object_initialize_child(obj, "hace", &s->hace, typename);
  209. object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE);
  210. object_initialize_child(obj, "video", &s->video, TYPE_UNIMPLEMENTED_DEVICE);
  211. }
  212. static void aspeed_ast2400_soc_realize(DeviceState *dev, Error **errp)
  213. {
  214. int i;
  215. Aspeed2400SoCState *a = ASPEED2400_SOC(dev);
  216. AspeedSoCState *s = ASPEED_SOC(dev);
  217. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  218. g_autofree char *sram_name = NULL;
  219. /* Default boot region (SPI memory or ROMs) */
  220. memory_region_init(&s->spi_boot_container, OBJECT(s),
  221. "aspeed.spi_boot_container", 0x10000000);
  222. memory_region_add_subregion(s->memory, sc->memmap[ASPEED_DEV_SPI_BOOT],
  223. &s->spi_boot_container);
  224. /* IO space */
  225. aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io",
  226. sc->memmap[ASPEED_DEV_IOMEM],
  227. ASPEED_SOC_IOMEM_SIZE);
  228. /* Video engine stub */
  229. aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->video), "aspeed.video",
  230. sc->memmap[ASPEED_DEV_VIDEO], 0x1000);
  231. /* CPU */
  232. for (i = 0; i < sc->num_cpus; i++) {
  233. object_property_set_link(OBJECT(&a->cpu[i]), "memory",
  234. OBJECT(s->memory), &error_abort);
  235. if (!qdev_realize(DEVICE(&a->cpu[i]), NULL, errp)) {
  236. return;
  237. }
  238. }
  239. /* SRAM */
  240. sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&a->cpu[0])->cpu_index);
  241. if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size,
  242. errp)) {
  243. return;
  244. }
  245. memory_region_add_subregion(s->memory,
  246. sc->memmap[ASPEED_DEV_SRAM], &s->sram);
  247. /* SCU */
  248. if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
  249. return;
  250. }
  251. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
  252. /* VIC */
  253. if (!sysbus_realize(SYS_BUS_DEVICE(&a->vic), errp)) {
  254. return;
  255. }
  256. aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->vic), 0, sc->memmap[ASPEED_DEV_VIC]);
  257. sysbus_connect_irq(SYS_BUS_DEVICE(&a->vic), 0,
  258. qdev_get_gpio_in(DEVICE(&a->cpu), ARM_CPU_IRQ));
  259. sysbus_connect_irq(SYS_BUS_DEVICE(&a->vic), 1,
  260. qdev_get_gpio_in(DEVICE(&a->cpu), ARM_CPU_FIQ));
  261. /* RTC */
  262. if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
  263. return;
  264. }
  265. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
  266. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
  267. aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
  268. /* Timer */
  269. object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
  270. &error_abort);
  271. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
  272. return;
  273. }
  274. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
  275. sc->memmap[ASPEED_DEV_TIMER1]);
  276. for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
  277. qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
  278. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
  279. }
  280. /* ADC */
  281. if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
  282. return;
  283. }
  284. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
  285. sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
  286. aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
  287. /* UART */
  288. if (!aspeed_soc_uart_realize(s, errp)) {
  289. return;
  290. }
  291. /* I2C */
  292. object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
  293. &error_abort);
  294. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
  295. return;
  296. }
  297. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
  298. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
  299. aspeed_soc_get_irq(s, ASPEED_DEV_I2C));
  300. /* PECI */
  301. if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) {
  302. return;
  303. }
  304. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0,
  305. sc->memmap[ASPEED_DEV_PECI]);
  306. sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0,
  307. aspeed_soc_get_irq(s, ASPEED_DEV_PECI));
  308. /* FMC, The number of CS is set at the board level */
  309. object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
  310. &error_abort);
  311. if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
  312. return;
  313. }
  314. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
  315. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
  316. ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
  317. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
  318. aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
  319. /* Set up an alias on the FMC CE0 region (boot default) */
  320. MemoryRegion *fmc0_mmio = &s->fmc.flashes[0].mmio;
  321. memory_region_init_alias(&s->spi_boot, OBJECT(s), "aspeed.spi_boot",
  322. fmc0_mmio, 0, memory_region_size(fmc0_mmio));
  323. memory_region_add_subregion(&s->spi_boot_container, 0x0, &s->spi_boot);
  324. /* SPI */
  325. for (i = 0; i < sc->spis_num; i++) {
  326. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
  327. return;
  328. }
  329. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
  330. sc->memmap[ASPEED_DEV_SPI1 + i]);
  331. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
  332. ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
  333. }
  334. /* EHCI */
  335. for (i = 0; i < sc->ehcis_num; i++) {
  336. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) {
  337. return;
  338. }
  339. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ehci[i]), 0,
  340. sc->memmap[ASPEED_DEV_EHCI1 + i]);
  341. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
  342. aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i));
  343. }
  344. /* SDMC - SDRAM Memory Controller */
  345. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
  346. return;
  347. }
  348. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0,
  349. sc->memmap[ASPEED_DEV_SDMC]);
  350. /* Watch dog */
  351. for (i = 0; i < sc->wdts_num; i++) {
  352. AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
  353. hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize;
  354. object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
  355. &error_abort);
  356. if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
  357. return;
  358. }
  359. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset);
  360. }
  361. /* RAM */
  362. if (!aspeed_soc_dram_init(s, errp)) {
  363. return;
  364. }
  365. /* Net */
  366. for (i = 0; i < sc->macs_num; i++) {
  367. object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
  368. &error_abort);
  369. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
  370. return;
  371. }
  372. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  373. sc->memmap[ASPEED_DEV_ETH1 + i]);
  374. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  375. aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
  376. }
  377. /* XDMA */
  378. if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) {
  379. return;
  380. }
  381. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->xdma), 0,
  382. sc->memmap[ASPEED_DEV_XDMA]);
  383. sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
  384. aspeed_soc_get_irq(s, ASPEED_DEV_XDMA));
  385. /* GPIO */
  386. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
  387. return;
  388. }
  389. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
  390. sc->memmap[ASPEED_DEV_GPIO]);
  391. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
  392. aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
  393. /* SDHCI */
  394. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
  395. return;
  396. }
  397. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0,
  398. sc->memmap[ASPEED_DEV_SDHCI]);
  399. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
  400. aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
  401. /* LPC */
  402. if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
  403. return;
  404. }
  405. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
  406. /* Connect the LPC IRQ to the VIC */
  407. sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
  408. aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
  409. /*
  410. * On the AST2400 and AST2500 the one LPC IRQ is shared between all of the
  411. * subdevices. Connect the LPC subdevice IRQs to the LPC controller IRQ (by
  412. * contrast, on the AST2600, the subdevice IRQs are connected straight to
  413. * the GIC).
  414. *
  415. * LPC subdevice IRQ sources are offset from 1 because the shared IRQ output
  416. * to the VIC is at offset 0.
  417. */
  418. sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
  419. qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_1));
  420. sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
  421. qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_2));
  422. sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
  423. qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_3));
  424. sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
  425. qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_4));
  426. /* HACE */
  427. object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr),
  428. &error_abort);
  429. if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) {
  430. return;
  431. }
  432. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->hace), 0,
  433. sc->memmap[ASPEED_DEV_HACE]);
  434. sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0,
  435. aspeed_soc_get_irq(s, ASPEED_DEV_HACE));
  436. }
  437. static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
  438. {
  439. static const char * const valid_cpu_types[] = {
  440. ARM_CPU_TYPE_NAME("arm926"),
  441. NULL
  442. };
  443. AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
  444. DeviceClass *dc = DEVICE_CLASS(oc);
  445. dc->realize = aspeed_ast2400_soc_realize;
  446. /* Reason: Uses serial_hds and nd_table in realize() directly */
  447. dc->user_creatable = false;
  448. sc->name = "ast2400-a1";
  449. sc->valid_cpu_types = valid_cpu_types;
  450. sc->silicon_rev = AST2400_A1_SILICON_REV;
  451. sc->sram_size = 0x8000;
  452. sc->spis_num = 1;
  453. sc->ehcis_num = 1;
  454. sc->wdts_num = 2;
  455. sc->macs_num = 2;
  456. sc->uarts_num = 5;
  457. sc->uarts_base = ASPEED_DEV_UART1;
  458. sc->irqmap = aspeed_soc_ast2400_irqmap;
  459. sc->memmap = aspeed_soc_ast2400_memmap;
  460. sc->num_cpus = 1;
  461. sc->get_irq = aspeed_soc_ast2400_get_irq;
  462. }
  463. static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
  464. {
  465. static const char * const valid_cpu_types[] = {
  466. ARM_CPU_TYPE_NAME("arm1176"),
  467. NULL
  468. };
  469. AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
  470. DeviceClass *dc = DEVICE_CLASS(oc);
  471. dc->realize = aspeed_ast2400_soc_realize;
  472. /* Reason: Uses serial_hds and nd_table in realize() directly */
  473. dc->user_creatable = false;
  474. sc->name = "ast2500-a1";
  475. sc->valid_cpu_types = valid_cpu_types;
  476. sc->silicon_rev = AST2500_A1_SILICON_REV;
  477. sc->sram_size = 0x9000;
  478. sc->spis_num = 2;
  479. sc->ehcis_num = 2;
  480. sc->wdts_num = 3;
  481. sc->macs_num = 2;
  482. sc->uarts_num = 5;
  483. sc->uarts_base = ASPEED_DEV_UART1;
  484. sc->irqmap = aspeed_soc_ast2500_irqmap;
  485. sc->memmap = aspeed_soc_ast2500_memmap;
  486. sc->num_cpus = 1;
  487. sc->get_irq = aspeed_soc_ast2400_get_irq;
  488. }
  489. static const TypeInfo aspeed_soc_ast2400_types[] = {
  490. {
  491. .name = TYPE_ASPEED2400_SOC,
  492. .parent = TYPE_ASPEED_SOC,
  493. .instance_init = aspeed_ast2400_soc_init,
  494. .instance_size = sizeof(Aspeed2400SoCState),
  495. .abstract = true,
  496. }, {
  497. .name = "ast2400-a1",
  498. .parent = TYPE_ASPEED2400_SOC,
  499. .class_init = aspeed_soc_ast2400_class_init,
  500. }, {
  501. .name = "ast2500-a1",
  502. .parent = TYPE_ASPEED2400_SOC,
  503. .class_init = aspeed_soc_ast2500_class_init,
  504. },
  505. };
  506. DEFINE_TYPES(aspeed_soc_ast2400_types)