vga.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333
  1. /*
  2. * QEMU VGA Emulator.
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "sysemu/reset.h"
  27. #include "qapi/error.h"
  28. #include "hw/core/cpu.h"
  29. #include "hw/display/vga.h"
  30. #include "hw/i386/x86.h"
  31. #include "hw/pci/pci.h"
  32. #include "vga_int.h"
  33. #include "vga_regs.h"
  34. #include "ui/pixel_ops.h"
  35. #include "ui/console.h"
  36. #include "qemu/timer.h"
  37. #include "hw/xen/xen.h"
  38. #include "migration/vmstate.h"
  39. #include "trace.h"
  40. //#define DEBUG_VGA_MEM
  41. //#define DEBUG_VGA_REG
  42. bool have_vga = true;
  43. /* 16 state changes per vertical frame @60 Hz */
  44. #define VGA_TEXT_CURSOR_PERIOD_MS (1000 * 2 * 16 / 60)
  45. /*
  46. * Video Graphics Array (VGA)
  47. *
  48. * Chipset docs for original IBM VGA:
  49. * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
  50. *
  51. * FreeVGA site:
  52. * http://www.osdever.net/FreeVGA/home.htm
  53. *
  54. * Standard VGA features and Bochs VBE extensions are implemented.
  55. */
  56. /* force some bits to zero */
  57. const uint8_t sr_mask[8] = {
  58. 0x03,
  59. 0x3d,
  60. 0x0f,
  61. 0x3f,
  62. 0x0e,
  63. 0x00,
  64. 0x00,
  65. 0xff,
  66. };
  67. const uint8_t gr_mask[16] = {
  68. 0x0f, /* 0x00 */
  69. 0x0f, /* 0x01 */
  70. 0x0f, /* 0x02 */
  71. 0x1f, /* 0x03 */
  72. 0x03, /* 0x04 */
  73. 0x7b, /* 0x05 */
  74. 0x0f, /* 0x06 */
  75. 0x0f, /* 0x07 */
  76. 0xff, /* 0x08 */
  77. 0x00, /* 0x09 */
  78. 0x00, /* 0x0a */
  79. 0x00, /* 0x0b */
  80. 0x00, /* 0x0c */
  81. 0x00, /* 0x0d */
  82. 0x00, /* 0x0e */
  83. 0x00, /* 0x0f */
  84. };
  85. #define cbswap_32(__x) \
  86. ((uint32_t)( \
  87. (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
  88. (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
  89. (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
  90. (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
  91. #if HOST_BIG_ENDIAN
  92. #define PAT(x) cbswap_32(x)
  93. #else
  94. #define PAT(x) (x)
  95. #endif
  96. #if HOST_BIG_ENDIAN
  97. #define BIG 1
  98. #else
  99. #define BIG 0
  100. #endif
  101. #if HOST_BIG_ENDIAN
  102. #define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
  103. #else
  104. #define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
  105. #endif
  106. static const uint32_t mask16[16] = {
  107. PAT(0x00000000),
  108. PAT(0x000000ff),
  109. PAT(0x0000ff00),
  110. PAT(0x0000ffff),
  111. PAT(0x00ff0000),
  112. PAT(0x00ff00ff),
  113. PAT(0x00ffff00),
  114. PAT(0x00ffffff),
  115. PAT(0xff000000),
  116. PAT(0xff0000ff),
  117. PAT(0xff00ff00),
  118. PAT(0xff00ffff),
  119. PAT(0xffff0000),
  120. PAT(0xffff00ff),
  121. PAT(0xffffff00),
  122. PAT(0xffffffff),
  123. };
  124. #undef PAT
  125. #if HOST_BIG_ENDIAN
  126. #define PAT(x) (x)
  127. #else
  128. #define PAT(x) cbswap_32(x)
  129. #endif
  130. static uint32_t expand4[256];
  131. static uint16_t expand2[256];
  132. static uint8_t expand4to8[16];
  133. static void vbe_update_vgaregs(VGACommonState *s);
  134. static inline bool vbe_enabled(VGACommonState *s)
  135. {
  136. return s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED;
  137. }
  138. static inline uint8_t sr(VGACommonState *s, int idx)
  139. {
  140. return vbe_enabled(s) ? s->sr_vbe[idx] : s->sr[idx];
  141. }
  142. static void vga_update_memory_access(VGACommonState *s)
  143. {
  144. hwaddr base, offset, size;
  145. if (s->legacy_address_space == NULL) {
  146. return;
  147. }
  148. if (s->has_chain4_alias) {
  149. memory_region_del_subregion(s->legacy_address_space, &s->chain4_alias);
  150. object_unparent(OBJECT(&s->chain4_alias));
  151. s->has_chain4_alias = false;
  152. s->plane_updated = 0xf;
  153. }
  154. if ((sr(s, VGA_SEQ_PLANE_WRITE) & VGA_SR02_ALL_PLANES) ==
  155. VGA_SR02_ALL_PLANES && sr(s, VGA_SEQ_MEMORY_MODE) & VGA_SR04_CHN_4M) {
  156. offset = 0;
  157. switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
  158. case 0:
  159. base = 0xa0000;
  160. size = 0x20000;
  161. break;
  162. case 1:
  163. base = 0xa0000;
  164. size = 0x10000;
  165. offset = s->bank_offset;
  166. break;
  167. case 2:
  168. base = 0xb0000;
  169. size = 0x8000;
  170. break;
  171. case 3:
  172. default:
  173. base = 0xb8000;
  174. size = 0x8000;
  175. break;
  176. }
  177. assert(offset + size <= s->vram_size);
  178. memory_region_init_alias(&s->chain4_alias, memory_region_owner(&s->vram),
  179. "vga.chain4", &s->vram, offset, size);
  180. memory_region_add_subregion_overlap(s->legacy_address_space, base,
  181. &s->chain4_alias, 2);
  182. s->has_chain4_alias = true;
  183. }
  184. }
  185. static void vga_dumb_update_retrace_info(VGACommonState *s)
  186. {
  187. (void) s;
  188. }
  189. static void vga_precise_update_retrace_info(VGACommonState *s)
  190. {
  191. int htotal_chars;
  192. int hretr_start_char;
  193. int hretr_skew_chars;
  194. int hretr_end_char;
  195. int vtotal_lines;
  196. int vretr_start_line;
  197. int vretr_end_line;
  198. int dots;
  199. #if 0
  200. int div2, sldiv2;
  201. #endif
  202. int clocking_mode;
  203. int clock_sel;
  204. const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
  205. int64_t chars_per_sec;
  206. struct vga_precise_retrace *r = &s->retrace_info.precise;
  207. htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
  208. hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
  209. hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
  210. hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
  211. vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
  212. (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
  213. ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
  214. vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
  215. ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
  216. ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
  217. vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
  218. clocking_mode = (sr(s, VGA_SEQ_CLOCK_MODE) >> 3) & 1;
  219. clock_sel = (s->msr >> 2) & 3;
  220. dots = (s->msr & 1) ? 8 : 9;
  221. chars_per_sec = clk_hz[clock_sel] / dots;
  222. htotal_chars <<= clocking_mode;
  223. r->total_chars = vtotal_lines * htotal_chars;
  224. if (r->freq) {
  225. r->ticks_per_char = NANOSECONDS_PER_SECOND / (r->total_chars * r->freq);
  226. } else {
  227. r->ticks_per_char = NANOSECONDS_PER_SECOND / chars_per_sec;
  228. }
  229. r->vstart = vretr_start_line;
  230. r->vend = r->vstart + vretr_end_line + 1;
  231. r->hstart = hretr_start_char + hretr_skew_chars;
  232. r->hend = r->hstart + hretr_end_char + 1;
  233. r->htotal = htotal_chars;
  234. #if 0
  235. div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
  236. sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
  237. printf (
  238. "hz=%f\n"
  239. "htotal = %d\n"
  240. "hretr_start = %d\n"
  241. "hretr_skew = %d\n"
  242. "hretr_end = %d\n"
  243. "vtotal = %d\n"
  244. "vretr_start = %d\n"
  245. "vretr_end = %d\n"
  246. "div2 = %d sldiv2 = %d\n"
  247. "clocking_mode = %d\n"
  248. "clock_sel = %d %d\n"
  249. "dots = %d\n"
  250. "ticks/char = %" PRId64 "\n"
  251. "\n",
  252. (double) NANOSECONDS_PER_SECOND / (r->ticks_per_char * r->total_chars),
  253. htotal_chars,
  254. hretr_start_char,
  255. hretr_skew_chars,
  256. hretr_end_char,
  257. vtotal_lines,
  258. vretr_start_line,
  259. vretr_end_line,
  260. div2, sldiv2,
  261. clocking_mode,
  262. clock_sel,
  263. clk_hz[clock_sel],
  264. dots,
  265. r->ticks_per_char
  266. );
  267. #endif
  268. }
  269. static uint8_t vga_precise_retrace(VGACommonState *s)
  270. {
  271. struct vga_precise_retrace *r = &s->retrace_info.precise;
  272. uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
  273. if (r->total_chars) {
  274. int cur_line, cur_line_char, cur_char;
  275. int64_t cur_tick;
  276. cur_tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  277. cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
  278. cur_line = cur_char / r->htotal;
  279. if (cur_line >= r->vstart && cur_line <= r->vend) {
  280. val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
  281. } else {
  282. cur_line_char = cur_char % r->htotal;
  283. if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
  284. val |= ST01_DISP_ENABLE;
  285. }
  286. }
  287. return val;
  288. } else {
  289. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  290. }
  291. }
  292. static uint8_t vga_dumb_retrace(VGACommonState *s)
  293. {
  294. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  295. }
  296. int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
  297. {
  298. if (s->msr & VGA_MIS_COLOR) {
  299. /* Color */
  300. return (addr >= 0x3b0 && addr <= 0x3bf);
  301. } else {
  302. /* Monochrome */
  303. return (addr >= 0x3d0 && addr <= 0x3df);
  304. }
  305. }
  306. uint32_t vga_ioport_read(void *opaque, uint32_t addr)
  307. {
  308. VGACommonState *s = opaque;
  309. int val, index;
  310. if (vga_ioport_invalid(s, addr)) {
  311. val = 0xff;
  312. } else {
  313. switch(addr) {
  314. case VGA_ATT_W:
  315. if (s->ar_flip_flop == 0) {
  316. val = s->ar_index;
  317. } else {
  318. val = 0;
  319. }
  320. break;
  321. case VGA_ATT_R:
  322. index = s->ar_index & 0x1f;
  323. if (index < VGA_ATT_C) {
  324. val = s->ar[index];
  325. } else {
  326. val = 0;
  327. }
  328. break;
  329. case VGA_MIS_W:
  330. val = s->st00;
  331. break;
  332. case VGA_SEQ_I:
  333. val = s->sr_index;
  334. break;
  335. case VGA_SEQ_D:
  336. val = s->sr[s->sr_index];
  337. #ifdef DEBUG_VGA_REG
  338. printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
  339. #endif
  340. break;
  341. case VGA_PEL_IR:
  342. val = s->dac_state;
  343. break;
  344. case VGA_PEL_IW:
  345. val = s->dac_write_index;
  346. break;
  347. case VGA_PEL_D:
  348. val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
  349. if (++s->dac_sub_index == 3) {
  350. s->dac_sub_index = 0;
  351. s->dac_read_index++;
  352. }
  353. break;
  354. case VGA_FTC_R:
  355. val = s->fcr;
  356. break;
  357. case VGA_MIS_R:
  358. val = s->msr;
  359. break;
  360. case VGA_GFX_I:
  361. val = s->gr_index;
  362. break;
  363. case VGA_GFX_D:
  364. val = s->gr[s->gr_index];
  365. #ifdef DEBUG_VGA_REG
  366. printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
  367. #endif
  368. break;
  369. case VGA_CRT_IM:
  370. case VGA_CRT_IC:
  371. val = s->cr_index;
  372. break;
  373. case VGA_CRT_DM:
  374. case VGA_CRT_DC:
  375. val = s->cr[s->cr_index];
  376. #ifdef DEBUG_VGA_REG
  377. printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
  378. #endif
  379. break;
  380. case VGA_IS1_RM:
  381. case VGA_IS1_RC:
  382. /* just toggle to fool polling */
  383. val = s->st01 = s->retrace(s);
  384. s->ar_flip_flop = 0;
  385. break;
  386. default:
  387. val = 0x00;
  388. break;
  389. }
  390. }
  391. trace_vga_std_read_io(addr, val);
  392. return val;
  393. }
  394. void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  395. {
  396. VGACommonState *s = opaque;
  397. int index;
  398. /* check port range access depending on color/monochrome mode */
  399. if (vga_ioport_invalid(s, addr)) {
  400. return;
  401. }
  402. trace_vga_std_write_io(addr, val);
  403. switch(addr) {
  404. case VGA_ATT_W:
  405. if (s->ar_flip_flop == 0) {
  406. val &= 0x3f;
  407. s->ar_index = val;
  408. } else {
  409. index = s->ar_index & 0x1f;
  410. switch(index) {
  411. case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
  412. s->ar[index] = val & 0x3f;
  413. break;
  414. case VGA_ATC_MODE:
  415. s->ar[index] = val & ~0x10;
  416. break;
  417. case VGA_ATC_OVERSCAN:
  418. s->ar[index] = val;
  419. break;
  420. case VGA_ATC_PLANE_ENABLE:
  421. s->ar[index] = val & ~0xc0;
  422. break;
  423. case VGA_ATC_PEL:
  424. s->ar[index] = val & ~0xf0;
  425. break;
  426. case VGA_ATC_COLOR_PAGE:
  427. s->ar[index] = val & ~0xf0;
  428. break;
  429. default:
  430. break;
  431. }
  432. }
  433. s->ar_flip_flop ^= 1;
  434. break;
  435. case VGA_MIS_W:
  436. s->msr = val & ~0x10;
  437. s->update_retrace_info(s);
  438. break;
  439. case VGA_SEQ_I:
  440. s->sr_index = val & 7;
  441. break;
  442. case VGA_SEQ_D:
  443. #ifdef DEBUG_VGA_REG
  444. printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
  445. #endif
  446. s->sr[s->sr_index] = val & sr_mask[s->sr_index];
  447. if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
  448. s->update_retrace_info(s);
  449. }
  450. vga_update_memory_access(s);
  451. break;
  452. case VGA_PEL_IR:
  453. s->dac_read_index = val;
  454. s->dac_sub_index = 0;
  455. s->dac_state = 3;
  456. break;
  457. case VGA_PEL_IW:
  458. s->dac_write_index = val;
  459. s->dac_sub_index = 0;
  460. s->dac_state = 0;
  461. break;
  462. case VGA_PEL_D:
  463. s->dac_cache[s->dac_sub_index] = val;
  464. if (++s->dac_sub_index == 3) {
  465. memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
  466. s->dac_sub_index = 0;
  467. s->dac_write_index++;
  468. }
  469. break;
  470. case VGA_GFX_I:
  471. s->gr_index = val & 0x0f;
  472. break;
  473. case VGA_GFX_D:
  474. #ifdef DEBUG_VGA_REG
  475. printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
  476. #endif
  477. s->gr[s->gr_index] = val & gr_mask[s->gr_index];
  478. vbe_update_vgaregs(s);
  479. vga_update_memory_access(s);
  480. break;
  481. case VGA_CRT_IM:
  482. case VGA_CRT_IC:
  483. s->cr_index = val;
  484. break;
  485. case VGA_CRT_DM:
  486. case VGA_CRT_DC:
  487. #ifdef DEBUG_VGA_REG
  488. printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
  489. #endif
  490. /* handle CR0-7 protection */
  491. if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
  492. s->cr_index <= VGA_CRTC_OVERFLOW) {
  493. /* can always write bit 4 of CR7 */
  494. if (s->cr_index == VGA_CRTC_OVERFLOW) {
  495. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
  496. (val & 0x10);
  497. vbe_update_vgaregs(s);
  498. }
  499. return;
  500. }
  501. s->cr[s->cr_index] = val;
  502. vbe_update_vgaregs(s);
  503. switch(s->cr_index) {
  504. case VGA_CRTC_H_TOTAL:
  505. case VGA_CRTC_H_SYNC_START:
  506. case VGA_CRTC_H_SYNC_END:
  507. case VGA_CRTC_V_TOTAL:
  508. case VGA_CRTC_OVERFLOW:
  509. case VGA_CRTC_V_SYNC_END:
  510. case VGA_CRTC_MODE:
  511. s->update_retrace_info(s);
  512. break;
  513. }
  514. break;
  515. case VGA_IS1_RM:
  516. case VGA_IS1_RC:
  517. s->fcr = val & 0x10;
  518. break;
  519. }
  520. }
  521. /*
  522. * Sanity check vbe register writes.
  523. *
  524. * As we don't have a way to signal errors to the guest in the bochs
  525. * dispi interface we'll go adjust the registers to the closest valid
  526. * value.
  527. */
  528. static void vbe_fixup_regs(VGACommonState *s)
  529. {
  530. uint16_t *r = s->vbe_regs;
  531. uint32_t bits, linelength, maxy, offset;
  532. if (!vbe_enabled(s)) {
  533. /* vbe is turned off -- nothing to do */
  534. return;
  535. }
  536. /* check depth */
  537. switch (r[VBE_DISPI_INDEX_BPP]) {
  538. case 4:
  539. case 8:
  540. case 16:
  541. case 24:
  542. case 32:
  543. bits = r[VBE_DISPI_INDEX_BPP];
  544. break;
  545. case 15:
  546. bits = 16;
  547. break;
  548. default:
  549. bits = r[VBE_DISPI_INDEX_BPP] = 8;
  550. break;
  551. }
  552. /* check width */
  553. r[VBE_DISPI_INDEX_XRES] &= ~7u;
  554. if (r[VBE_DISPI_INDEX_XRES] == 0) {
  555. r[VBE_DISPI_INDEX_XRES] = 8;
  556. }
  557. if (r[VBE_DISPI_INDEX_XRES] > VBE_DISPI_MAX_XRES) {
  558. r[VBE_DISPI_INDEX_XRES] = VBE_DISPI_MAX_XRES;
  559. }
  560. r[VBE_DISPI_INDEX_VIRT_WIDTH] &= ~7u;
  561. if (r[VBE_DISPI_INDEX_VIRT_WIDTH] > VBE_DISPI_MAX_XRES) {
  562. r[VBE_DISPI_INDEX_VIRT_WIDTH] = VBE_DISPI_MAX_XRES;
  563. }
  564. if (r[VBE_DISPI_INDEX_VIRT_WIDTH] < r[VBE_DISPI_INDEX_XRES]) {
  565. r[VBE_DISPI_INDEX_VIRT_WIDTH] = r[VBE_DISPI_INDEX_XRES];
  566. }
  567. /* check height */
  568. linelength = r[VBE_DISPI_INDEX_VIRT_WIDTH] * bits / 8;
  569. maxy = s->vbe_size / linelength;
  570. if (r[VBE_DISPI_INDEX_YRES] == 0) {
  571. r[VBE_DISPI_INDEX_YRES] = 1;
  572. }
  573. if (r[VBE_DISPI_INDEX_YRES] > VBE_DISPI_MAX_YRES) {
  574. r[VBE_DISPI_INDEX_YRES] = VBE_DISPI_MAX_YRES;
  575. }
  576. if (r[VBE_DISPI_INDEX_YRES] > maxy) {
  577. r[VBE_DISPI_INDEX_YRES] = maxy;
  578. }
  579. /* check offset */
  580. if (r[VBE_DISPI_INDEX_X_OFFSET] > VBE_DISPI_MAX_XRES) {
  581. r[VBE_DISPI_INDEX_X_OFFSET] = VBE_DISPI_MAX_XRES;
  582. }
  583. if (r[VBE_DISPI_INDEX_Y_OFFSET] > VBE_DISPI_MAX_YRES) {
  584. r[VBE_DISPI_INDEX_Y_OFFSET] = VBE_DISPI_MAX_YRES;
  585. }
  586. offset = r[VBE_DISPI_INDEX_X_OFFSET] * bits / 8;
  587. offset += r[VBE_DISPI_INDEX_Y_OFFSET] * linelength;
  588. if (offset + r[VBE_DISPI_INDEX_YRES] * linelength > s->vbe_size) {
  589. r[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  590. offset = r[VBE_DISPI_INDEX_X_OFFSET] * bits / 8;
  591. if (offset + r[VBE_DISPI_INDEX_YRES] * linelength > s->vbe_size) {
  592. r[VBE_DISPI_INDEX_X_OFFSET] = 0;
  593. offset = 0;
  594. }
  595. }
  596. /* update vga state */
  597. r[VBE_DISPI_INDEX_VIRT_HEIGHT] = maxy;
  598. s->vbe_line_offset = linelength;
  599. s->vbe_start_addr = offset / 4;
  600. }
  601. /* we initialize the VGA graphic mode */
  602. static void vbe_update_vgaregs(VGACommonState *s)
  603. {
  604. int h, shift_control;
  605. if (!vbe_enabled(s)) {
  606. /* vbe is turned off -- nothing to do */
  607. return;
  608. }
  609. /* graphic mode + memory map 1 */
  610. s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
  611. VGA_GR06_GRAPHICS_MODE;
  612. s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
  613. s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
  614. /* width */
  615. s->cr[VGA_CRTC_H_DISP] =
  616. (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
  617. /* height (only meaningful if < 1024) */
  618. h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
  619. s->cr[VGA_CRTC_V_DISP_END] = h;
  620. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
  621. ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
  622. /* line compare to 1023 */
  623. s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
  624. s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
  625. s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
  626. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  627. shift_control = 0;
  628. s->sr_vbe[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
  629. } else {
  630. shift_control = 2;
  631. /* set chain 4 mode */
  632. s->sr_vbe[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
  633. /* activate all planes */
  634. s->sr_vbe[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
  635. }
  636. s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
  637. (shift_control << 5);
  638. s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
  639. }
  640. static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
  641. {
  642. VGACommonState *s = opaque;
  643. return s->vbe_index;
  644. }
  645. uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
  646. {
  647. VGACommonState *s = opaque;
  648. uint32_t val;
  649. if (s->vbe_index < VBE_DISPI_INDEX_NB) {
  650. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
  651. switch(s->vbe_index) {
  652. /* XXX: do not hardcode ? */
  653. case VBE_DISPI_INDEX_XRES:
  654. val = VBE_DISPI_MAX_XRES;
  655. break;
  656. case VBE_DISPI_INDEX_YRES:
  657. val = VBE_DISPI_MAX_YRES;
  658. break;
  659. case VBE_DISPI_INDEX_BPP:
  660. val = VBE_DISPI_MAX_BPP;
  661. break;
  662. default:
  663. val = s->vbe_regs[s->vbe_index];
  664. break;
  665. }
  666. } else {
  667. val = s->vbe_regs[s->vbe_index];
  668. }
  669. } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
  670. val = s->vbe_size / (64 * KiB);
  671. } else {
  672. val = 0;
  673. }
  674. trace_vga_vbe_read(s->vbe_index, val);
  675. return val;
  676. }
  677. void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
  678. {
  679. VGACommonState *s = opaque;
  680. s->vbe_index = val;
  681. }
  682. void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
  683. {
  684. VGACommonState *s = opaque;
  685. if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
  686. trace_vga_vbe_write(s->vbe_index, val);
  687. switch(s->vbe_index) {
  688. case VBE_DISPI_INDEX_ID:
  689. if (val == VBE_DISPI_ID0 ||
  690. val == VBE_DISPI_ID1 ||
  691. val == VBE_DISPI_ID2 ||
  692. val == VBE_DISPI_ID3 ||
  693. val == VBE_DISPI_ID4 ||
  694. val == VBE_DISPI_ID5) {
  695. s->vbe_regs[s->vbe_index] = val;
  696. }
  697. break;
  698. case VBE_DISPI_INDEX_XRES:
  699. case VBE_DISPI_INDEX_YRES:
  700. case VBE_DISPI_INDEX_BPP:
  701. case VBE_DISPI_INDEX_VIRT_WIDTH:
  702. case VBE_DISPI_INDEX_X_OFFSET:
  703. case VBE_DISPI_INDEX_Y_OFFSET:
  704. s->vbe_regs[s->vbe_index] = val;
  705. vbe_fixup_regs(s);
  706. vbe_update_vgaregs(s);
  707. break;
  708. case VBE_DISPI_INDEX_BANK:
  709. val &= s->vbe_bank_mask;
  710. s->vbe_regs[s->vbe_index] = val;
  711. s->bank_offset = (val << 16);
  712. vga_update_memory_access(s);
  713. break;
  714. case VBE_DISPI_INDEX_ENABLE:
  715. if ((val & VBE_DISPI_ENABLED) &&
  716. !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  717. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = 0;
  718. s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
  719. s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  720. s->vbe_regs[VBE_DISPI_INDEX_ENABLE] |= VBE_DISPI_ENABLED;
  721. vbe_fixup_regs(s);
  722. vbe_update_vgaregs(s);
  723. /* clear the screen */
  724. if (!(val & VBE_DISPI_NOCLEARMEM)) {
  725. memset(s->vram_ptr, 0,
  726. s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
  727. }
  728. } else {
  729. s->bank_offset = 0;
  730. }
  731. s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
  732. s->vbe_regs[s->vbe_index] = val;
  733. vga_update_memory_access(s);
  734. break;
  735. default:
  736. break;
  737. }
  738. }
  739. }
  740. /* called for accesses between 0xa0000 and 0xc0000 */
  741. uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr)
  742. {
  743. int memory_map_mode, plane;
  744. uint32_t ret;
  745. /* convert to VGA memory offset */
  746. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  747. addr &= 0x1ffff;
  748. switch(memory_map_mode) {
  749. case 0:
  750. break;
  751. case 1:
  752. if (addr >= 0x10000)
  753. return 0xff;
  754. addr += s->bank_offset;
  755. break;
  756. case 2:
  757. addr -= 0x10000;
  758. if (addr >= 0x8000)
  759. return 0xff;
  760. break;
  761. default:
  762. case 3:
  763. addr -= 0x18000;
  764. if (addr >= 0x8000)
  765. return 0xff;
  766. break;
  767. }
  768. if (sr(s, VGA_SEQ_MEMORY_MODE) & VGA_SR04_CHN_4M) {
  769. /* chain 4 mode : simplest access */
  770. assert(addr < s->vram_size);
  771. ret = s->vram_ptr[addr];
  772. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  773. /* odd/even mode (aka text mode mapping) */
  774. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  775. addr = ((addr & ~1) << 1) | plane;
  776. if (addr >= s->vram_size) {
  777. return 0xff;
  778. }
  779. ret = s->vram_ptr[addr];
  780. } else {
  781. /* standard VGA latched access */
  782. if (addr * sizeof(uint32_t) >= s->vram_size) {
  783. return 0xff;
  784. }
  785. s->latch = ((uint32_t *)s->vram_ptr)[addr];
  786. if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
  787. /* read mode 0 */
  788. plane = s->gr[VGA_GFX_PLANE_READ];
  789. ret = GET_PLANE(s->latch, plane);
  790. } else {
  791. /* read mode 1 */
  792. ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
  793. mask16[s->gr[VGA_GFX_COMPARE_MASK]];
  794. ret |= ret >> 16;
  795. ret |= ret >> 8;
  796. ret = (~ret) & 0xff;
  797. }
  798. }
  799. return ret;
  800. }
  801. /* called for accesses between 0xa0000 and 0xc0000 */
  802. void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val)
  803. {
  804. int memory_map_mode, plane, write_mode, b, func_select, mask;
  805. uint32_t write_mask, bit_mask, set_mask;
  806. #ifdef DEBUG_VGA_MEM
  807. printf("vga: [0x" HWADDR_FMT_plx "] = 0x%02x\n", addr, val);
  808. #endif
  809. /* convert to VGA memory offset */
  810. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  811. addr &= 0x1ffff;
  812. switch(memory_map_mode) {
  813. case 0:
  814. break;
  815. case 1:
  816. if (addr >= 0x10000)
  817. return;
  818. addr += s->bank_offset;
  819. break;
  820. case 2:
  821. addr -= 0x10000;
  822. if (addr >= 0x8000)
  823. return;
  824. break;
  825. default:
  826. case 3:
  827. addr -= 0x18000;
  828. if (addr >= 0x8000)
  829. return;
  830. break;
  831. }
  832. if (sr(s, VGA_SEQ_MEMORY_MODE) & VGA_SR04_CHN_4M) {
  833. /* chain 4 mode : simplest access */
  834. plane = addr & 3;
  835. mask = (1 << plane);
  836. if (sr(s, VGA_SEQ_PLANE_WRITE) & mask) {
  837. assert(addr < s->vram_size);
  838. s->vram_ptr[addr] = val;
  839. #ifdef DEBUG_VGA_MEM
  840. printf("vga: chain4: [0x" HWADDR_FMT_plx "]\n", addr);
  841. #endif
  842. s->plane_updated |= mask; /* only used to detect font change */
  843. memory_region_set_dirty(&s->vram, addr, 1);
  844. }
  845. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  846. /* odd/even mode (aka text mode mapping) */
  847. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  848. mask = (1 << plane);
  849. if (sr(s, VGA_SEQ_PLANE_WRITE) & mask) {
  850. addr = ((addr & ~1) << 1) | plane;
  851. if (addr >= s->vram_size) {
  852. return;
  853. }
  854. s->vram_ptr[addr] = val;
  855. #ifdef DEBUG_VGA_MEM
  856. printf("vga: odd/even: [0x" HWADDR_FMT_plx "]\n", addr);
  857. #endif
  858. s->plane_updated |= mask; /* only used to detect font change */
  859. memory_region_set_dirty(&s->vram, addr, 1);
  860. }
  861. } else {
  862. /* standard VGA latched access */
  863. write_mode = s->gr[VGA_GFX_MODE] & 3;
  864. switch(write_mode) {
  865. default:
  866. case 0:
  867. /* rotate */
  868. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  869. val = ((val >> b) | (val << (8 - b))) & 0xff;
  870. val |= val << 8;
  871. val |= val << 16;
  872. /* apply set/reset mask */
  873. set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
  874. val = (val & ~set_mask) |
  875. (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
  876. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  877. break;
  878. case 1:
  879. val = s->latch;
  880. goto do_write;
  881. case 2:
  882. val = mask16[val & 0x0f];
  883. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  884. break;
  885. case 3:
  886. /* rotate */
  887. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  888. val = (val >> b) | (val << (8 - b));
  889. bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
  890. val = mask16[s->gr[VGA_GFX_SR_VALUE]];
  891. break;
  892. }
  893. /* apply logical operation */
  894. func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
  895. switch(func_select) {
  896. case 0:
  897. default:
  898. /* nothing to do */
  899. break;
  900. case 1:
  901. /* and */
  902. val &= s->latch;
  903. break;
  904. case 2:
  905. /* or */
  906. val |= s->latch;
  907. break;
  908. case 3:
  909. /* xor */
  910. val ^= s->latch;
  911. break;
  912. }
  913. /* apply bit mask */
  914. bit_mask |= bit_mask << 8;
  915. bit_mask |= bit_mask << 16;
  916. val = (val & bit_mask) | (s->latch & ~bit_mask);
  917. do_write:
  918. /* mask data according to sr[2] */
  919. mask = sr(s, VGA_SEQ_PLANE_WRITE);
  920. s->plane_updated |= mask; /* only used to detect font change */
  921. write_mask = mask16[mask];
  922. if (addr * sizeof(uint32_t) >= s->vram_size) {
  923. return;
  924. }
  925. ((uint32_t *)s->vram_ptr)[addr] =
  926. (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
  927. (val & write_mask);
  928. #ifdef DEBUG_VGA_MEM
  929. printf("vga: latch: [0x" HWADDR_FMT_plx "] mask=0x%08x val=0x%08x\n",
  930. addr * 4, write_mask, val);
  931. #endif
  932. memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
  933. }
  934. }
  935. typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
  936. uint32_t srcaddr, int width);
  937. #include "vga-access.h"
  938. #include "vga-helpers.h"
  939. /* return true if the palette was modified */
  940. static int update_palette16(VGACommonState *s)
  941. {
  942. int full_update, i;
  943. uint32_t v, col, *palette;
  944. full_update = 0;
  945. palette = s->last_palette;
  946. for(i = 0; i < 16; i++) {
  947. v = s->ar[i];
  948. if (s->ar[VGA_ATC_MODE] & 0x80) {
  949. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
  950. } else {
  951. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
  952. }
  953. v = v * 3;
  954. col = rgb_to_pixel32(c6_to_8(s->palette[v]),
  955. c6_to_8(s->palette[v + 1]),
  956. c6_to_8(s->palette[v + 2]));
  957. if (col != palette[i]) {
  958. full_update = 1;
  959. palette[i] = col;
  960. }
  961. }
  962. return full_update;
  963. }
  964. /* return true if the palette was modified */
  965. static int update_palette256(VGACommonState *s)
  966. {
  967. int full_update, i;
  968. uint32_t v, col, *palette;
  969. full_update = 0;
  970. palette = s->last_palette;
  971. v = 0;
  972. for(i = 0; i < 256; i++) {
  973. if (s->dac_8bit) {
  974. col = rgb_to_pixel32(s->palette[v],
  975. s->palette[v + 1],
  976. s->palette[v + 2]);
  977. } else {
  978. col = rgb_to_pixel32(c6_to_8(s->palette[v]),
  979. c6_to_8(s->palette[v + 1]),
  980. c6_to_8(s->palette[v + 2]));
  981. }
  982. if (col != palette[i]) {
  983. full_update = 1;
  984. palette[i] = col;
  985. }
  986. v += 3;
  987. }
  988. return full_update;
  989. }
  990. static void vga_get_offsets(VGACommonState *s,
  991. uint32_t *pline_offset,
  992. uint32_t *pstart_addr,
  993. uint32_t *pline_compare)
  994. {
  995. uint32_t start_addr, line_offset, line_compare;
  996. if (vbe_enabled(s)) {
  997. line_offset = s->vbe_line_offset;
  998. start_addr = s->vbe_start_addr;
  999. line_compare = 65535;
  1000. } else {
  1001. /* compute line_offset in bytes */
  1002. line_offset = s->cr[VGA_CRTC_OFFSET];
  1003. line_offset <<= 3;
  1004. /* starting address */
  1005. start_addr = s->cr[VGA_CRTC_START_LO] |
  1006. (s->cr[VGA_CRTC_START_HI] << 8);
  1007. /* line compare */
  1008. line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
  1009. ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
  1010. ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
  1011. }
  1012. *pline_offset = line_offset;
  1013. *pstart_addr = start_addr;
  1014. *pline_compare = line_compare;
  1015. }
  1016. /* update start_addr and line_offset. Return TRUE if modified */
  1017. static int update_basic_params(VGACommonState *s)
  1018. {
  1019. int full_update;
  1020. uint32_t start_addr, line_offset, line_compare;
  1021. full_update = 0;
  1022. s->get_offsets(s, &line_offset, &start_addr, &line_compare);
  1023. if (line_offset != s->line_offset ||
  1024. start_addr != s->start_addr ||
  1025. line_compare != s->line_compare) {
  1026. s->line_offset = line_offset;
  1027. s->start_addr = start_addr;
  1028. s->line_compare = line_compare;
  1029. full_update = 1;
  1030. }
  1031. return full_update;
  1032. }
  1033. static const uint8_t cursor_glyph[32 * 4] = {
  1034. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1035. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1036. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1037. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1038. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1039. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1040. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1041. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1042. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1043. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1044. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1045. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1046. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1047. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1048. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1049. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1050. };
  1051. static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
  1052. int *pcwidth, int *pcheight)
  1053. {
  1054. int width, cwidth, height, cheight;
  1055. /* total width & height */
  1056. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1057. cwidth = 8;
  1058. if (!(sr(s, VGA_SEQ_CLOCK_MODE) & VGA_SR01_CHAR_CLK_8DOTS)) {
  1059. cwidth = 9;
  1060. }
  1061. if (sr(s, VGA_SEQ_CLOCK_MODE) & 0x08) {
  1062. cwidth = 16; /* NOTE: no 18 pixel wide */
  1063. }
  1064. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1065. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1066. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1067. height = 100;
  1068. } else {
  1069. height = s->cr[VGA_CRTC_V_DISP_END] |
  1070. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1071. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1072. height = (height + 1) / cheight;
  1073. }
  1074. *pwidth = width;
  1075. *pheight = height;
  1076. *pcwidth = cwidth;
  1077. *pcheight = cheight;
  1078. }
  1079. /*
  1080. * Text mode update
  1081. * Missing:
  1082. * - double scan
  1083. * - double width
  1084. * - underline
  1085. * - flashing
  1086. */
  1087. static void vga_draw_text(VGACommonState *s, int full_update)
  1088. {
  1089. DisplaySurface *surface = qemu_console_surface(s->con);
  1090. int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
  1091. int cx_min, cx_max, linesize, x_incr, line, line1;
  1092. uint32_t offset, fgcol, bgcol, v, cursor_offset;
  1093. uint8_t *d1, *d, *src, *dest, *cursor_ptr;
  1094. const uint8_t *font_ptr, *font_base[2];
  1095. int dup9, line_offset;
  1096. uint32_t *palette;
  1097. uint32_t *ch_attr_ptr;
  1098. int64_t now = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1099. /* compute font data address (in plane 2) */
  1100. v = sr(s, VGA_SEQ_CHARACTER_MAP);
  1101. offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
  1102. if (offset != s->font_offsets[0]) {
  1103. s->font_offsets[0] = offset;
  1104. full_update = 1;
  1105. }
  1106. font_base[0] = s->vram_ptr + offset;
  1107. offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
  1108. font_base[1] = s->vram_ptr + offset;
  1109. if (offset != s->font_offsets[1]) {
  1110. s->font_offsets[1] = offset;
  1111. full_update = 1;
  1112. }
  1113. if (s->plane_updated & (1 << 2) || s->has_chain4_alias) {
  1114. /* if the plane 2 was modified since the last display, it
  1115. indicates the font may have been modified */
  1116. s->plane_updated = 0;
  1117. full_update = 1;
  1118. }
  1119. full_update |= update_basic_params(s);
  1120. line_offset = s->line_offset;
  1121. vga_get_text_resolution(s, &width, &height, &cw, &cheight);
  1122. if ((height * width) <= 1) {
  1123. /* better than nothing: exit if transient size is too small */
  1124. return;
  1125. }
  1126. if ((height * width) > CH_ATTR_SIZE) {
  1127. /* better than nothing: exit if transient size is too big */
  1128. return;
  1129. }
  1130. if (width != s->last_width || height != s->last_height ||
  1131. cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
  1132. s->last_scr_width = width * cw;
  1133. s->last_scr_height = height * cheight;
  1134. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1135. surface = qemu_console_surface(s->con);
  1136. dpy_text_resize(s->con, width, height);
  1137. s->last_depth = 0;
  1138. s->last_width = width;
  1139. s->last_height = height;
  1140. s->last_ch = cheight;
  1141. s->last_cw = cw;
  1142. full_update = 1;
  1143. }
  1144. full_update |= update_palette16(s);
  1145. palette = s->last_palette;
  1146. x_incr = cw * surface_bytes_per_pixel(surface);
  1147. if (full_update) {
  1148. s->full_update_text = 1;
  1149. }
  1150. if (s->full_update_gfx) {
  1151. s->full_update_gfx = 0;
  1152. full_update |= 1;
  1153. }
  1154. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1155. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1156. if (cursor_offset != s->cursor_offset ||
  1157. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1158. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
  1159. /* if the cursor position changed, we update the old and new
  1160. chars */
  1161. if (s->cursor_offset < CH_ATTR_SIZE)
  1162. s->last_ch_attr[s->cursor_offset] = -1;
  1163. if (cursor_offset < CH_ATTR_SIZE)
  1164. s->last_ch_attr[cursor_offset] = -1;
  1165. s->cursor_offset = cursor_offset;
  1166. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1167. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1168. }
  1169. cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
  1170. if (now >= s->cursor_blink_time) {
  1171. s->cursor_blink_time = now + VGA_TEXT_CURSOR_PERIOD_MS / 2;
  1172. s->cursor_visible_phase = !s->cursor_visible_phase;
  1173. }
  1174. dest = surface_data(surface);
  1175. linesize = surface_stride(surface);
  1176. ch_attr_ptr = s->last_ch_attr;
  1177. line = 0;
  1178. offset = s->start_addr * 4;
  1179. for(cy = 0; cy < height; cy++) {
  1180. d1 = dest;
  1181. src = s->vram_ptr + offset;
  1182. cx_min = width;
  1183. cx_max = -1;
  1184. for(cx = 0; cx < width; cx++) {
  1185. if (src + sizeof(uint16_t) > s->vram_ptr + s->vram_size) {
  1186. break;
  1187. }
  1188. ch_attr = *(uint16_t *)src;
  1189. if (full_update || ch_attr != *ch_attr_ptr || src == cursor_ptr) {
  1190. if (cx < cx_min)
  1191. cx_min = cx;
  1192. if (cx > cx_max)
  1193. cx_max = cx;
  1194. *ch_attr_ptr = ch_attr;
  1195. #if HOST_BIG_ENDIAN
  1196. ch = ch_attr >> 8;
  1197. cattr = ch_attr & 0xff;
  1198. #else
  1199. ch = ch_attr & 0xff;
  1200. cattr = ch_attr >> 8;
  1201. #endif
  1202. font_ptr = font_base[(cattr >> 3) & 1];
  1203. font_ptr += 32 * 4 * ch;
  1204. bgcol = palette[cattr >> 4];
  1205. fgcol = palette[cattr & 0x0f];
  1206. if (cw == 16) {
  1207. vga_draw_glyph16(d1, linesize,
  1208. font_ptr, cheight, fgcol, bgcol);
  1209. } else if (cw != 9) {
  1210. vga_draw_glyph8(d1, linesize,
  1211. font_ptr, cheight, fgcol, bgcol);
  1212. } else {
  1213. dup9 = 0;
  1214. if (ch >= 0xb0 && ch <= 0xdf &&
  1215. (s->ar[VGA_ATC_MODE] & 0x04)) {
  1216. dup9 = 1;
  1217. }
  1218. vga_draw_glyph9(d1, linesize,
  1219. font_ptr, cheight, fgcol, bgcol, dup9);
  1220. }
  1221. if (src == cursor_ptr &&
  1222. !(s->cr[VGA_CRTC_CURSOR_START] & 0x20) &&
  1223. s->cursor_visible_phase) {
  1224. int line_start, line_last, h;
  1225. /* draw the cursor */
  1226. line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
  1227. line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
  1228. /* XXX: check that */
  1229. if (line_last > cheight - 1)
  1230. line_last = cheight - 1;
  1231. if (line_last >= line_start && line_start < cheight) {
  1232. h = line_last - line_start + 1;
  1233. d = d1 + linesize * line_start;
  1234. if (cw == 16) {
  1235. vga_draw_glyph16(d, linesize,
  1236. cursor_glyph, h, fgcol, bgcol);
  1237. } else if (cw != 9) {
  1238. vga_draw_glyph8(d, linesize,
  1239. cursor_glyph, h, fgcol, bgcol);
  1240. } else {
  1241. vga_draw_glyph9(d, linesize,
  1242. cursor_glyph, h, fgcol, bgcol, 1);
  1243. }
  1244. }
  1245. }
  1246. }
  1247. d1 += x_incr;
  1248. src += 4;
  1249. ch_attr_ptr++;
  1250. }
  1251. if (cx_max != -1) {
  1252. dpy_gfx_update(s->con, cx_min * cw, cy * cheight,
  1253. (cx_max - cx_min + 1) * cw, cheight);
  1254. }
  1255. dest += linesize * cheight;
  1256. line1 = line + cheight;
  1257. offset += line_offset;
  1258. if (line < s->line_compare && line1 >= s->line_compare) {
  1259. offset = 0;
  1260. }
  1261. line = line1;
  1262. }
  1263. }
  1264. enum {
  1265. VGA_DRAW_LINE2,
  1266. VGA_DRAW_LINE2D2,
  1267. VGA_DRAW_LINE4,
  1268. VGA_DRAW_LINE4D2,
  1269. VGA_DRAW_LINE8D2,
  1270. VGA_DRAW_LINE8,
  1271. VGA_DRAW_LINE15_LE,
  1272. VGA_DRAW_LINE16_LE,
  1273. VGA_DRAW_LINE24_LE,
  1274. VGA_DRAW_LINE32_LE,
  1275. VGA_DRAW_LINE15_BE,
  1276. VGA_DRAW_LINE16_BE,
  1277. VGA_DRAW_LINE24_BE,
  1278. VGA_DRAW_LINE32_BE,
  1279. VGA_DRAW_LINE_NB,
  1280. };
  1281. static vga_draw_line_func * const vga_draw_line_table[VGA_DRAW_LINE_NB] = {
  1282. vga_draw_line2,
  1283. vga_draw_line2d2,
  1284. vga_draw_line4,
  1285. vga_draw_line4d2,
  1286. vga_draw_line8d2,
  1287. vga_draw_line8,
  1288. vga_draw_line15_le,
  1289. vga_draw_line16_le,
  1290. vga_draw_line24_le,
  1291. vga_draw_line32_le,
  1292. vga_draw_line15_be,
  1293. vga_draw_line16_be,
  1294. vga_draw_line24_be,
  1295. vga_draw_line32_be,
  1296. };
  1297. static int vga_get_bpp(VGACommonState *s)
  1298. {
  1299. int ret;
  1300. if (vbe_enabled(s)) {
  1301. ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
  1302. } else {
  1303. ret = 0;
  1304. }
  1305. return ret;
  1306. }
  1307. static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
  1308. {
  1309. int width, height;
  1310. if (vbe_enabled(s)) {
  1311. width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
  1312. height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
  1313. } else {
  1314. width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
  1315. height = s->cr[VGA_CRTC_V_DISP_END] |
  1316. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1317. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1318. height = (height + 1);
  1319. }
  1320. *pwidth = width;
  1321. *pheight = height;
  1322. }
  1323. void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
  1324. {
  1325. int y;
  1326. if (y1 >= VGA_MAX_HEIGHT)
  1327. return;
  1328. if (y2 >= VGA_MAX_HEIGHT)
  1329. y2 = VGA_MAX_HEIGHT;
  1330. for(y = y1; y < y2; y++) {
  1331. s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
  1332. }
  1333. }
  1334. static bool vga_scanline_invalidated(VGACommonState *s, int y)
  1335. {
  1336. if (y >= VGA_MAX_HEIGHT) {
  1337. return false;
  1338. }
  1339. return s->invalidated_y_table[y >> 5] & (1 << (y & 0x1f));
  1340. }
  1341. void vga_dirty_log_start(VGACommonState *s)
  1342. {
  1343. memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
  1344. }
  1345. void vga_dirty_log_stop(VGACommonState *s)
  1346. {
  1347. memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
  1348. }
  1349. /*
  1350. * graphic modes
  1351. */
  1352. static void vga_draw_graphic(VGACommonState *s, int full_update)
  1353. {
  1354. DisplaySurface *surface = qemu_console_surface(s->con);
  1355. int y1, y, update, linesize, y_start, double_scan, mask, depth;
  1356. int width, height, shift_control, bwidth, bits;
  1357. ram_addr_t page0, page1, region_start, region_end;
  1358. DirtyBitmapSnapshot *snap = NULL;
  1359. int disp_width, multi_scan, multi_run;
  1360. uint8_t *d;
  1361. uint32_t v, addr1, addr;
  1362. vga_draw_line_func *vga_draw_line = NULL;
  1363. bool share_surface, force_shadow = false;
  1364. pixman_format_code_t format;
  1365. #if HOST_BIG_ENDIAN
  1366. bool byteswap = !s->big_endian_fb;
  1367. #else
  1368. bool byteswap = s->big_endian_fb;
  1369. #endif
  1370. full_update |= update_basic_params(s);
  1371. s->get_resolution(s, &width, &height);
  1372. disp_width = width;
  1373. depth = s->get_bpp(s);
  1374. region_start = (s->start_addr * 4);
  1375. region_end = region_start + (ram_addr_t)s->line_offset * height;
  1376. region_end += width * depth / 8; /* scanline length */
  1377. region_end -= s->line_offset;
  1378. if (region_end > s->vbe_size || depth == 0 || depth == 15) {
  1379. /*
  1380. * We land here on:
  1381. * - wraps around (can happen with cirrus vbe modes)
  1382. * - depth == 0 (256 color palette video mode)
  1383. * - depth == 15
  1384. *
  1385. * Take the safe and slow route:
  1386. * - create a dirty bitmap snapshot for all vga memory.
  1387. * - force shadowing (so all vga memory access goes
  1388. * through vga_read_*() helpers).
  1389. *
  1390. * Given this affects only vga features which are pretty much
  1391. * unused by modern guests there should be no performance
  1392. * impact.
  1393. */
  1394. region_start = 0;
  1395. region_end = s->vbe_size;
  1396. force_shadow = true;
  1397. }
  1398. /* bits 5-6: 0 = 16-color mode, 1 = 4-color mode, 2 = 256-color mode. */
  1399. shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
  1400. double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
  1401. if (s->cr[VGA_CRTC_MODE] & 1) {
  1402. multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
  1403. - 1;
  1404. } else {
  1405. /* in CGA modes, multi_scan is ignored */
  1406. /* XXX: is it correct ? */
  1407. multi_scan = double_scan;
  1408. }
  1409. multi_run = multi_scan;
  1410. if (shift_control != s->shift_control ||
  1411. double_scan != s->double_scan) {
  1412. full_update = 1;
  1413. s->shift_control = shift_control;
  1414. s->double_scan = double_scan;
  1415. }
  1416. if (shift_control == 0) {
  1417. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1418. disp_width <<= 1;
  1419. }
  1420. } else if (shift_control == 1) {
  1421. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1422. disp_width <<= 1;
  1423. }
  1424. }
  1425. /*
  1426. * Check whether we can share the surface with the backend
  1427. * or whether we need a shadow surface. We share native
  1428. * endian surfaces for 15bpp and above and byteswapped
  1429. * surfaces for 24bpp and above.
  1430. */
  1431. format = qemu_default_pixman_format(depth, !byteswap);
  1432. if (format) {
  1433. share_surface = dpy_gfx_check_format(s->con, format)
  1434. && !s->force_shadow && !force_shadow;
  1435. } else {
  1436. share_surface = false;
  1437. }
  1438. if (s->line_offset != s->last_line_offset ||
  1439. disp_width != s->last_width ||
  1440. height != s->last_height ||
  1441. s->last_depth != depth ||
  1442. s->last_byteswap != byteswap ||
  1443. share_surface != is_buffer_shared(surface)) {
  1444. /* display parameters changed -> need new display surface */
  1445. s->last_scr_width = disp_width;
  1446. s->last_scr_height = height;
  1447. s->last_width = disp_width;
  1448. s->last_height = height;
  1449. s->last_line_offset = s->line_offset;
  1450. s->last_depth = depth;
  1451. s->last_byteswap = byteswap;
  1452. full_update = 1;
  1453. }
  1454. if (surface_data(surface) != s->vram_ptr + (s->start_addr * 4)
  1455. && is_buffer_shared(surface)) {
  1456. /* base address changed (page flip) -> shared display surfaces
  1457. * must be updated with the new base address */
  1458. full_update = 1;
  1459. }
  1460. if (full_update) {
  1461. if (share_surface) {
  1462. surface = qemu_create_displaysurface_from(disp_width,
  1463. height, format, s->line_offset,
  1464. s->vram_ptr + (s->start_addr * 4));
  1465. dpy_gfx_replace_surface(s->con, surface);
  1466. } else {
  1467. qemu_console_resize(s->con, disp_width, height);
  1468. surface = qemu_console_surface(s->con);
  1469. }
  1470. }
  1471. if (shift_control == 0) {
  1472. full_update |= update_palette16(s);
  1473. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1474. v = VGA_DRAW_LINE4D2;
  1475. } else {
  1476. v = VGA_DRAW_LINE4;
  1477. }
  1478. bits = 4;
  1479. } else if (shift_control == 1) {
  1480. full_update |= update_palette16(s);
  1481. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1482. v = VGA_DRAW_LINE2D2;
  1483. } else {
  1484. v = VGA_DRAW_LINE2;
  1485. }
  1486. bits = 4;
  1487. } else {
  1488. switch(s->get_bpp(s)) {
  1489. default:
  1490. case 0:
  1491. full_update |= update_palette256(s);
  1492. v = VGA_DRAW_LINE8D2;
  1493. bits = 4;
  1494. break;
  1495. case 8:
  1496. full_update |= update_palette256(s);
  1497. v = VGA_DRAW_LINE8;
  1498. bits = 8;
  1499. break;
  1500. case 15:
  1501. v = s->big_endian_fb ? VGA_DRAW_LINE15_BE : VGA_DRAW_LINE15_LE;
  1502. bits = 16;
  1503. break;
  1504. case 16:
  1505. v = s->big_endian_fb ? VGA_DRAW_LINE16_BE : VGA_DRAW_LINE16_LE;
  1506. bits = 16;
  1507. break;
  1508. case 24:
  1509. v = s->big_endian_fb ? VGA_DRAW_LINE24_BE : VGA_DRAW_LINE24_LE;
  1510. bits = 24;
  1511. break;
  1512. case 32:
  1513. v = s->big_endian_fb ? VGA_DRAW_LINE32_BE : VGA_DRAW_LINE32_LE;
  1514. bits = 32;
  1515. break;
  1516. }
  1517. }
  1518. vga_draw_line = vga_draw_line_table[v];
  1519. if (!is_buffer_shared(surface) && s->cursor_invalidate) {
  1520. s->cursor_invalidate(s);
  1521. }
  1522. #if 0
  1523. printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
  1524. width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
  1525. s->line_compare, sr(s, VGA_SEQ_CLOCK_MODE));
  1526. #endif
  1527. addr1 = (s->start_addr * 4);
  1528. bwidth = DIV_ROUND_UP(width * bits, 8);
  1529. y_start = -1;
  1530. d = surface_data(surface);
  1531. linesize = surface_stride(surface);
  1532. y1 = 0;
  1533. if (!full_update) {
  1534. if (s->line_compare < height) {
  1535. /* split screen mode */
  1536. region_start = 0;
  1537. }
  1538. snap = memory_region_snapshot_and_clear_dirty(&s->vram, region_start,
  1539. region_end - region_start,
  1540. DIRTY_MEMORY_VGA);
  1541. }
  1542. for(y = 0; y < height; y++) {
  1543. addr = addr1;
  1544. if (!(s->cr[VGA_CRTC_MODE] & 1)) {
  1545. int shift;
  1546. /* CGA compatibility handling */
  1547. shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
  1548. addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
  1549. }
  1550. if (!(s->cr[VGA_CRTC_MODE] & 2)) {
  1551. addr = (addr & ~0x8000) | ((y1 & 2) << 14);
  1552. }
  1553. page0 = addr & s->vbe_size_mask;
  1554. page1 = (addr + bwidth - 1) & s->vbe_size_mask;
  1555. if (full_update) {
  1556. update = 1;
  1557. } else if (page1 < page0) {
  1558. /* scanline wraps from end of video memory to the start */
  1559. assert(force_shadow);
  1560. update = memory_region_snapshot_get_dirty(&s->vram, snap,
  1561. page0, s->vbe_size - page0);
  1562. update |= memory_region_snapshot_get_dirty(&s->vram, snap,
  1563. 0, page1);
  1564. } else {
  1565. update = memory_region_snapshot_get_dirty(&s->vram, snap,
  1566. page0, page1 - page0);
  1567. }
  1568. /* explicit invalidation for the hardware cursor (cirrus only) */
  1569. update |= vga_scanline_invalidated(s, y);
  1570. if (update) {
  1571. if (y_start < 0)
  1572. y_start = y;
  1573. if (!(is_buffer_shared(surface))) {
  1574. vga_draw_line(s, d, addr, width);
  1575. if (s->cursor_draw_line)
  1576. s->cursor_draw_line(s, d, y);
  1577. }
  1578. } else {
  1579. if (y_start >= 0) {
  1580. /* flush to display */
  1581. dpy_gfx_update(s->con, 0, y_start,
  1582. disp_width, y - y_start);
  1583. y_start = -1;
  1584. }
  1585. }
  1586. if (!multi_run) {
  1587. mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
  1588. if ((y1 & mask) == mask)
  1589. addr1 += s->line_offset;
  1590. y1++;
  1591. multi_run = multi_scan;
  1592. } else {
  1593. multi_run--;
  1594. }
  1595. /* line compare acts on the displayed lines */
  1596. if (y == s->line_compare)
  1597. addr1 = 0;
  1598. d += linesize;
  1599. }
  1600. if (y_start >= 0) {
  1601. /* flush to display */
  1602. dpy_gfx_update(s->con, 0, y_start,
  1603. disp_width, y - y_start);
  1604. }
  1605. g_free(snap);
  1606. memset(s->invalidated_y_table, 0, sizeof(s->invalidated_y_table));
  1607. }
  1608. static void vga_draw_blank(VGACommonState *s, int full_update)
  1609. {
  1610. DisplaySurface *surface = qemu_console_surface(s->con);
  1611. int i, w;
  1612. uint8_t *d;
  1613. if (!full_update)
  1614. return;
  1615. if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
  1616. return;
  1617. w = s->last_scr_width * surface_bytes_per_pixel(surface);
  1618. d = surface_data(surface);
  1619. for(i = 0; i < s->last_scr_height; i++) {
  1620. memset(d, 0, w);
  1621. d += surface_stride(surface);
  1622. }
  1623. dpy_gfx_update_full(s->con);
  1624. }
  1625. #define GMODE_TEXT 0
  1626. #define GMODE_GRAPH 1
  1627. #define GMODE_BLANK 2
  1628. static void vga_update_display(void *opaque)
  1629. {
  1630. VGACommonState *s = opaque;
  1631. DisplaySurface *surface = qemu_console_surface(s->con);
  1632. int full_update, graphic_mode;
  1633. qemu_flush_coalesced_mmio_buffer();
  1634. if (surface_bits_per_pixel(surface) == 0) {
  1635. /* nothing to do */
  1636. } else {
  1637. full_update = 0;
  1638. if (!(s->ar_index & 0x20)) {
  1639. graphic_mode = GMODE_BLANK;
  1640. } else {
  1641. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1642. }
  1643. if (graphic_mode != s->graphic_mode) {
  1644. s->graphic_mode = graphic_mode;
  1645. s->cursor_blink_time = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1646. full_update = 1;
  1647. }
  1648. switch(graphic_mode) {
  1649. case GMODE_TEXT:
  1650. vga_draw_text(s, full_update);
  1651. break;
  1652. case GMODE_GRAPH:
  1653. vga_draw_graphic(s, full_update);
  1654. break;
  1655. case GMODE_BLANK:
  1656. default:
  1657. vga_draw_blank(s, full_update);
  1658. break;
  1659. }
  1660. }
  1661. }
  1662. /* force a full display refresh */
  1663. static void vga_invalidate_display(void *opaque)
  1664. {
  1665. VGACommonState *s = opaque;
  1666. s->last_width = -1;
  1667. s->last_height = -1;
  1668. }
  1669. void vga_common_reset(VGACommonState *s)
  1670. {
  1671. s->sr_index = 0;
  1672. memset(s->sr, '\0', sizeof(s->sr));
  1673. memset(s->sr_vbe, '\0', sizeof(s->sr_vbe));
  1674. s->gr_index = 0;
  1675. memset(s->gr, '\0', sizeof(s->gr));
  1676. s->ar_index = 0;
  1677. memset(s->ar, '\0', sizeof(s->ar));
  1678. s->ar_flip_flop = 0;
  1679. s->cr_index = 0;
  1680. memset(s->cr, '\0', sizeof(s->cr));
  1681. s->msr = 0;
  1682. s->fcr = 0;
  1683. s->st00 = 0;
  1684. s->st01 = 0;
  1685. s->dac_state = 0;
  1686. s->dac_sub_index = 0;
  1687. s->dac_read_index = 0;
  1688. s->dac_write_index = 0;
  1689. memset(s->dac_cache, '\0', sizeof(s->dac_cache));
  1690. s->dac_8bit = 0;
  1691. memset(s->palette, '\0', sizeof(s->palette));
  1692. s->bank_offset = 0;
  1693. s->vbe_index = 0;
  1694. memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
  1695. s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
  1696. s->vbe_start_addr = 0;
  1697. s->vbe_line_offset = 0;
  1698. s->vbe_bank_mask = (s->vram_size >> 16) - 1;
  1699. memset(s->font_offsets, '\0', sizeof(s->font_offsets));
  1700. s->graphic_mode = -1; /* force full update */
  1701. s->shift_control = 0;
  1702. s->double_scan = 0;
  1703. s->line_offset = 0;
  1704. s->line_compare = 0;
  1705. s->start_addr = 0;
  1706. s->plane_updated = 0;
  1707. s->last_cw = 0;
  1708. s->last_ch = 0;
  1709. s->last_width = 0;
  1710. s->last_height = 0;
  1711. s->last_scr_width = 0;
  1712. s->last_scr_height = 0;
  1713. s->cursor_start = 0;
  1714. s->cursor_end = 0;
  1715. s->cursor_offset = 0;
  1716. s->big_endian_fb = s->default_endian_fb;
  1717. memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
  1718. memset(s->last_palette, '\0', sizeof(s->last_palette));
  1719. memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
  1720. switch (vga_retrace_method) {
  1721. case VGA_RETRACE_DUMB:
  1722. break;
  1723. case VGA_RETRACE_PRECISE:
  1724. memset(&s->retrace_info, 0, sizeof (s->retrace_info));
  1725. break;
  1726. }
  1727. vga_update_memory_access(s);
  1728. }
  1729. static void vga_reset(void *opaque)
  1730. {
  1731. VGACommonState *s = opaque;
  1732. vga_common_reset(s);
  1733. }
  1734. #define TEXTMODE_X(x) ((x) % width)
  1735. #define TEXTMODE_Y(x) ((x) / width)
  1736. #define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
  1737. ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
  1738. /* relay text rendering to the display driver
  1739. * instead of doing a full vga_update_display() */
  1740. static void vga_update_text(void *opaque, console_ch_t *chardata)
  1741. {
  1742. VGACommonState *s = opaque;
  1743. int graphic_mode, i, cursor_offset, cursor_visible;
  1744. int cw, cheight, width, height, size, c_min, c_max;
  1745. uint32_t *src;
  1746. console_ch_t *dst, val;
  1747. char msg_buffer[80];
  1748. int full_update = 0;
  1749. qemu_flush_coalesced_mmio_buffer();
  1750. if (!(s->ar_index & 0x20)) {
  1751. graphic_mode = GMODE_BLANK;
  1752. } else {
  1753. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1754. }
  1755. if (graphic_mode != s->graphic_mode) {
  1756. s->graphic_mode = graphic_mode;
  1757. full_update = 1;
  1758. }
  1759. if (s->last_width == -1) {
  1760. s->last_width = 0;
  1761. full_update = 1;
  1762. }
  1763. switch (graphic_mode) {
  1764. case GMODE_TEXT:
  1765. /* TODO: update palette */
  1766. full_update |= update_basic_params(s);
  1767. /* total width & height */
  1768. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1769. cw = 8;
  1770. if (!(sr(s, VGA_SEQ_CLOCK_MODE) & VGA_SR01_CHAR_CLK_8DOTS)) {
  1771. cw = 9;
  1772. }
  1773. if (sr(s, VGA_SEQ_CLOCK_MODE) & 0x08) {
  1774. cw = 16; /* NOTE: no 18 pixel wide */
  1775. }
  1776. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1777. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1778. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1779. height = 100;
  1780. } else {
  1781. height = s->cr[VGA_CRTC_V_DISP_END] |
  1782. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1783. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1784. height = (height + 1) / cheight;
  1785. }
  1786. size = (height * width);
  1787. if (size > CH_ATTR_SIZE) {
  1788. if (!full_update)
  1789. return;
  1790. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
  1791. width, height);
  1792. break;
  1793. }
  1794. if (width != s->last_width || height != s->last_height ||
  1795. cw != s->last_cw || cheight != s->last_ch) {
  1796. s->last_scr_width = width * cw;
  1797. s->last_scr_height = height * cheight;
  1798. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1799. dpy_text_resize(s->con, width, height);
  1800. s->last_depth = 0;
  1801. s->last_width = width;
  1802. s->last_height = height;
  1803. s->last_ch = cheight;
  1804. s->last_cw = cw;
  1805. full_update = 1;
  1806. }
  1807. if (full_update) {
  1808. s->full_update_gfx = 1;
  1809. }
  1810. if (s->full_update_text) {
  1811. s->full_update_text = 0;
  1812. full_update |= 1;
  1813. }
  1814. /* Update "hardware" cursor */
  1815. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1816. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1817. if (cursor_offset != s->cursor_offset ||
  1818. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1819. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
  1820. cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
  1821. if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
  1822. dpy_text_cursor(s->con,
  1823. TEXTMODE_X(cursor_offset),
  1824. TEXTMODE_Y(cursor_offset));
  1825. else
  1826. dpy_text_cursor(s->con, -1, -1);
  1827. s->cursor_offset = cursor_offset;
  1828. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1829. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1830. }
  1831. src = (uint32_t *) s->vram_ptr + s->start_addr;
  1832. dst = chardata;
  1833. if (full_update) {
  1834. for (i = 0; i < size; src ++, dst ++, i ++)
  1835. console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
  1836. dpy_text_update(s->con, 0, 0, width, height);
  1837. } else {
  1838. c_max = 0;
  1839. for (i = 0; i < size; src ++, dst ++, i ++) {
  1840. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1841. if (*dst != val) {
  1842. *dst = val;
  1843. c_max = i;
  1844. break;
  1845. }
  1846. }
  1847. c_min = i;
  1848. for (; i < size; src ++, dst ++, i ++) {
  1849. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1850. if (*dst != val) {
  1851. *dst = val;
  1852. c_max = i;
  1853. }
  1854. }
  1855. if (c_min <= c_max) {
  1856. i = TEXTMODE_Y(c_min);
  1857. dpy_text_update(s->con, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
  1858. }
  1859. }
  1860. return;
  1861. case GMODE_GRAPH:
  1862. if (!full_update)
  1863. return;
  1864. s->get_resolution(s, &width, &height);
  1865. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
  1866. width, height);
  1867. break;
  1868. case GMODE_BLANK:
  1869. default:
  1870. if (!full_update)
  1871. return;
  1872. snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
  1873. break;
  1874. }
  1875. /* Display a message */
  1876. s->last_width = 60;
  1877. s->last_height = height = 3;
  1878. dpy_text_cursor(s->con, -1, -1);
  1879. dpy_text_resize(s->con, s->last_width, height);
  1880. for (dst = chardata, i = 0; i < s->last_width * height; i ++)
  1881. console_write_ch(dst ++, ' ');
  1882. size = strlen(msg_buffer);
  1883. width = (s->last_width - size) / 2;
  1884. dst = chardata + s->last_width + width;
  1885. for (i = 0; i < size; i ++)
  1886. console_write_ch(dst ++, ATTR2CHTYPE(msg_buffer[i], QEMU_COLOR_BLUE,
  1887. QEMU_COLOR_BLACK, 1));
  1888. dpy_text_update(s->con, 0, 0, s->last_width, height);
  1889. }
  1890. static uint64_t vga_mem_read(void *opaque, hwaddr addr,
  1891. unsigned size)
  1892. {
  1893. VGACommonState *s = opaque;
  1894. return vga_mem_readb(s, addr);
  1895. }
  1896. static void vga_mem_write(void *opaque, hwaddr addr,
  1897. uint64_t data, unsigned size)
  1898. {
  1899. VGACommonState *s = opaque;
  1900. vga_mem_writeb(s, addr, data);
  1901. }
  1902. const MemoryRegionOps vga_mem_ops = {
  1903. .read = vga_mem_read,
  1904. .write = vga_mem_write,
  1905. .endianness = DEVICE_LITTLE_ENDIAN,
  1906. .impl = {
  1907. .min_access_size = 1,
  1908. .max_access_size = 1,
  1909. },
  1910. };
  1911. static int vga_common_post_load(void *opaque, int version_id)
  1912. {
  1913. VGACommonState *s = opaque;
  1914. /* force refresh */
  1915. s->graphic_mode = -1;
  1916. vbe_update_vgaregs(s);
  1917. vga_update_memory_access(s);
  1918. return 0;
  1919. }
  1920. static bool vga_endian_state_needed(void *opaque)
  1921. {
  1922. VGACommonState *s = opaque;
  1923. /*
  1924. * Only send the endian state if it's different from the
  1925. * default one, thus ensuring backward compatibility for
  1926. * migration of the common case
  1927. */
  1928. return s->default_endian_fb != s->big_endian_fb;
  1929. }
  1930. static const VMStateDescription vmstate_vga_endian = {
  1931. .name = "vga.endian",
  1932. .version_id = 1,
  1933. .minimum_version_id = 1,
  1934. .needed = vga_endian_state_needed,
  1935. .fields = (VMStateField[]) {
  1936. VMSTATE_BOOL(big_endian_fb, VGACommonState),
  1937. VMSTATE_END_OF_LIST()
  1938. }
  1939. };
  1940. const VMStateDescription vmstate_vga_common = {
  1941. .name = "vga",
  1942. .version_id = 2,
  1943. .minimum_version_id = 2,
  1944. .post_load = vga_common_post_load,
  1945. .fields = (VMStateField[]) {
  1946. VMSTATE_UINT32(latch, VGACommonState),
  1947. VMSTATE_UINT8(sr_index, VGACommonState),
  1948. VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
  1949. VMSTATE_UINT8(gr_index, VGACommonState),
  1950. VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
  1951. VMSTATE_UINT8(ar_index, VGACommonState),
  1952. VMSTATE_BUFFER(ar, VGACommonState),
  1953. VMSTATE_INT32(ar_flip_flop, VGACommonState),
  1954. VMSTATE_UINT8(cr_index, VGACommonState),
  1955. VMSTATE_BUFFER(cr, VGACommonState),
  1956. VMSTATE_UINT8(msr, VGACommonState),
  1957. VMSTATE_UINT8(fcr, VGACommonState),
  1958. VMSTATE_UINT8(st00, VGACommonState),
  1959. VMSTATE_UINT8(st01, VGACommonState),
  1960. VMSTATE_UINT8(dac_state, VGACommonState),
  1961. VMSTATE_UINT8(dac_sub_index, VGACommonState),
  1962. VMSTATE_UINT8(dac_read_index, VGACommonState),
  1963. VMSTATE_UINT8(dac_write_index, VGACommonState),
  1964. VMSTATE_BUFFER(dac_cache, VGACommonState),
  1965. VMSTATE_BUFFER(palette, VGACommonState),
  1966. VMSTATE_INT32(bank_offset, VGACommonState),
  1967. VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState, NULL),
  1968. VMSTATE_UINT16(vbe_index, VGACommonState),
  1969. VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
  1970. VMSTATE_UINT32(vbe_start_addr, VGACommonState),
  1971. VMSTATE_UINT32(vbe_line_offset, VGACommonState),
  1972. VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
  1973. VMSTATE_END_OF_LIST()
  1974. },
  1975. .subsections = (const VMStateDescription*[]) {
  1976. &vmstate_vga_endian,
  1977. NULL
  1978. }
  1979. };
  1980. static const GraphicHwOps vga_ops = {
  1981. .invalidate = vga_invalidate_display,
  1982. .gfx_update = vga_update_display,
  1983. .text_update = vga_update_text,
  1984. };
  1985. static inline uint32_t uint_clamp(uint32_t val, uint32_t vmin, uint32_t vmax)
  1986. {
  1987. if (val < vmin) {
  1988. return vmin;
  1989. }
  1990. if (val > vmax) {
  1991. return vmax;
  1992. }
  1993. return val;
  1994. }
  1995. bool vga_common_init(VGACommonState *s, Object *obj, Error **errp)
  1996. {
  1997. int i, j, v, b;
  1998. Error *local_err = NULL;
  1999. for(i = 0;i < 256; i++) {
  2000. v = 0;
  2001. for(j = 0; j < 8; j++) {
  2002. v |= ((i >> j) & 1) << (j * 4);
  2003. }
  2004. expand4[i] = v;
  2005. v = 0;
  2006. for(j = 0; j < 4; j++) {
  2007. v |= ((i >> (2 * j)) & 3) << (j * 4);
  2008. }
  2009. expand2[i] = v;
  2010. }
  2011. for(i = 0; i < 16; i++) {
  2012. v = 0;
  2013. for(j = 0; j < 4; j++) {
  2014. b = ((i >> j) & 1);
  2015. v |= b << (2 * j);
  2016. v |= b << (2 * j + 1);
  2017. }
  2018. expand4to8[i] = v;
  2019. }
  2020. s->vram_size_mb = uint_clamp(s->vram_size_mb, 1, 512);
  2021. s->vram_size_mb = pow2ceil(s->vram_size_mb);
  2022. s->vram_size = s->vram_size_mb * MiB;
  2023. if (!s->vbe_size) {
  2024. s->vbe_size = s->vram_size;
  2025. }
  2026. s->vbe_size_mask = s->vbe_size - 1;
  2027. s->is_vbe_vmstate = 1;
  2028. if (s->global_vmstate && qemu_ram_block_by_name("vga.vram")) {
  2029. error_setg(errp, "Only one global VGA device can be used at a time");
  2030. return false;
  2031. }
  2032. memory_region_init_ram_nomigrate(&s->vram, obj, "vga.vram", s->vram_size,
  2033. &local_err);
  2034. if (local_err) {
  2035. error_propagate(errp, local_err);
  2036. return false;
  2037. }
  2038. vmstate_register_ram(&s->vram, s->global_vmstate ? NULL : DEVICE(obj));
  2039. xen_register_framebuffer(&s->vram);
  2040. s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
  2041. s->get_bpp = vga_get_bpp;
  2042. s->get_offsets = vga_get_offsets;
  2043. s->get_resolution = vga_get_resolution;
  2044. s->hw_ops = &vga_ops;
  2045. switch (vga_retrace_method) {
  2046. case VGA_RETRACE_DUMB:
  2047. s->retrace = vga_dumb_retrace;
  2048. s->update_retrace_info = vga_dumb_update_retrace_info;
  2049. break;
  2050. case VGA_RETRACE_PRECISE:
  2051. s->retrace = vga_precise_retrace;
  2052. s->update_retrace_info = vga_precise_update_retrace_info;
  2053. break;
  2054. }
  2055. /*
  2056. * Set default fb endian based on target, could probably be turned
  2057. * into a device attribute set by the machine/platform to remove
  2058. * all target endian dependencies from this file.
  2059. */
  2060. s->default_endian_fb = target_words_bigendian();
  2061. vga_dirty_log_start(s);
  2062. return true;
  2063. }
  2064. static const MemoryRegionPortio vga_portio_list[] = {
  2065. { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
  2066. { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
  2067. { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
  2068. { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
  2069. { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
  2070. PORTIO_END_OF_LIST(),
  2071. };
  2072. static const MemoryRegionPortio vbe_portio_list_x86[] = {
  2073. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2074. { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2075. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2076. PORTIO_END_OF_LIST(),
  2077. };
  2078. static const MemoryRegionPortio vbe_portio_list_no_x86[] = {
  2079. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2080. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2081. PORTIO_END_OF_LIST(),
  2082. };
  2083. /* Used by both ISA and PCI */
  2084. MemoryRegion *vga_init_io(VGACommonState *s, Object *obj,
  2085. const MemoryRegionPortio **vga_ports,
  2086. const MemoryRegionPortio **vbe_ports)
  2087. {
  2088. MemoryRegion *vga_mem;
  2089. MachineState *ms = MACHINE(qdev_get_machine());
  2090. /*
  2091. * We unfortunately need two VBE lists since non-x86 machines might
  2092. * not be able to do 16-bit accesses at unaligned addresses (0x1cf)
  2093. */
  2094. if (object_dynamic_cast(OBJECT(ms), TYPE_X86_MACHINE)) {
  2095. *vbe_ports = vbe_portio_list_x86;
  2096. } else {
  2097. *vbe_ports = vbe_portio_list_no_x86;
  2098. }
  2099. *vga_ports = vga_portio_list;
  2100. vga_mem = g_malloc(sizeof(*vga_mem));
  2101. memory_region_init_io(vga_mem, obj, &vga_mem_ops, s,
  2102. "vga-lowmem", 0x20000);
  2103. memory_region_set_flush_coalesced(vga_mem);
  2104. return vga_mem;
  2105. }
  2106. void vga_init(VGACommonState *s, Object *obj, MemoryRegion *address_space,
  2107. MemoryRegion *address_space_io, bool init_vga_ports)
  2108. {
  2109. MemoryRegion *vga_io_memory;
  2110. const MemoryRegionPortio *vga_ports, *vbe_ports;
  2111. qemu_register_reset(vga_reset, s);
  2112. s->bank_offset = 0;
  2113. s->legacy_address_space = address_space;
  2114. vga_io_memory = vga_init_io(s, obj, &vga_ports, &vbe_ports);
  2115. memory_region_add_subregion_overlap(address_space,
  2116. 0x000a0000,
  2117. vga_io_memory,
  2118. 1);
  2119. memory_region_set_coalescing(vga_io_memory);
  2120. if (init_vga_ports) {
  2121. portio_list_init(&s->vga_port_list, obj, vga_ports, s, "vga");
  2122. portio_list_set_flush_coalesced(&s->vga_port_list);
  2123. portio_list_add(&s->vga_port_list, address_space_io, 0x3b0);
  2124. }
  2125. if (vbe_ports) {
  2126. portio_list_init(&s->vbe_port_list, obj, vbe_ports, s, "vbe");
  2127. portio_list_add(&s->vbe_port_list, address_space_io, 0x1ce);
  2128. }
  2129. }