2
0

omap_dss.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093
  1. /*
  2. * OMAP2 Display Subsystem.
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qemu/log.h"
  22. #include "hw/hw.h"
  23. #include "hw/irq.h"
  24. #include "ui/console.h"
  25. #include "hw/arm/omap.h"
  26. struct omap_dss_s {
  27. qemu_irq irq;
  28. qemu_irq drq;
  29. DisplayState *state;
  30. MemoryRegion iomem_diss1, iomem_disc1, iomem_rfbi1, iomem_venc1, iomem_im3;
  31. int autoidle;
  32. int control;
  33. int enable;
  34. struct omap_dss_panel_s {
  35. int enable;
  36. int nx;
  37. int ny;
  38. int x;
  39. int y;
  40. } dig, lcd;
  41. struct {
  42. uint32_t idlemode;
  43. uint32_t irqst;
  44. uint32_t irqen;
  45. uint32_t control;
  46. uint32_t config;
  47. uint32_t capable;
  48. uint32_t timing[4];
  49. int line;
  50. uint32_t bg[2];
  51. uint32_t trans[2];
  52. struct omap_dss_plane_s {
  53. int enable;
  54. int bpp;
  55. int posx;
  56. int posy;
  57. int nx;
  58. int ny;
  59. hwaddr addr[3];
  60. uint32_t attr;
  61. uint32_t tresh;
  62. int rowinc;
  63. int colinc;
  64. int wininc;
  65. } l[3];
  66. int invalidate;
  67. uint16_t palette[256];
  68. } dispc;
  69. struct {
  70. int idlemode;
  71. uint32_t control;
  72. int enable;
  73. int pixels;
  74. int busy;
  75. int skiplines;
  76. uint16_t rxbuf;
  77. uint32_t config[2];
  78. uint32_t time[4];
  79. uint32_t data[6];
  80. uint16_t vsync;
  81. uint16_t hsync;
  82. struct rfbi_chip_s *chip[2];
  83. } rfbi;
  84. };
  85. static void omap_dispc_interrupt_update(struct omap_dss_s *s)
  86. {
  87. qemu_set_irq(s->irq, s->dispc.irqst & s->dispc.irqen);
  88. }
  89. static void omap_rfbi_reset(struct omap_dss_s *s)
  90. {
  91. s->rfbi.idlemode = 0;
  92. s->rfbi.control = 2;
  93. s->rfbi.enable = 0;
  94. s->rfbi.pixels = 0;
  95. s->rfbi.skiplines = 0;
  96. s->rfbi.busy = 0;
  97. s->rfbi.config[0] = 0x00310000;
  98. s->rfbi.config[1] = 0x00310000;
  99. s->rfbi.time[0] = 0;
  100. s->rfbi.time[1] = 0;
  101. s->rfbi.time[2] = 0;
  102. s->rfbi.time[3] = 0;
  103. s->rfbi.data[0] = 0;
  104. s->rfbi.data[1] = 0;
  105. s->rfbi.data[2] = 0;
  106. s->rfbi.data[3] = 0;
  107. s->rfbi.data[4] = 0;
  108. s->rfbi.data[5] = 0;
  109. s->rfbi.vsync = 0;
  110. s->rfbi.hsync = 0;
  111. }
  112. void omap_dss_reset(struct omap_dss_s *s)
  113. {
  114. s->autoidle = 0;
  115. s->control = 0;
  116. s->enable = 0;
  117. s->dig.enable = 0;
  118. s->dig.nx = 1;
  119. s->dig.ny = 1;
  120. s->lcd.enable = 0;
  121. s->lcd.nx = 1;
  122. s->lcd.ny = 1;
  123. s->dispc.idlemode = 0;
  124. s->dispc.irqst = 0;
  125. s->dispc.irqen = 0;
  126. s->dispc.control = 0;
  127. s->dispc.config = 0;
  128. s->dispc.capable = 0x161;
  129. s->dispc.timing[0] = 0;
  130. s->dispc.timing[1] = 0;
  131. s->dispc.timing[2] = 0;
  132. s->dispc.timing[3] = 0;
  133. s->dispc.line = 0;
  134. s->dispc.bg[0] = 0;
  135. s->dispc.bg[1] = 0;
  136. s->dispc.trans[0] = 0;
  137. s->dispc.trans[1] = 0;
  138. s->dispc.l[0].enable = 0;
  139. s->dispc.l[0].bpp = 0;
  140. s->dispc.l[0].addr[0] = 0;
  141. s->dispc.l[0].addr[1] = 0;
  142. s->dispc.l[0].addr[2] = 0;
  143. s->dispc.l[0].posx = 0;
  144. s->dispc.l[0].posy = 0;
  145. s->dispc.l[0].nx = 1;
  146. s->dispc.l[0].ny = 1;
  147. s->dispc.l[0].attr = 0;
  148. s->dispc.l[0].tresh = 0;
  149. s->dispc.l[0].rowinc = 1;
  150. s->dispc.l[0].colinc = 1;
  151. s->dispc.l[0].wininc = 0;
  152. omap_rfbi_reset(s);
  153. omap_dispc_interrupt_update(s);
  154. }
  155. static uint64_t omap_diss_read(void *opaque, hwaddr addr,
  156. unsigned size)
  157. {
  158. struct omap_dss_s *s = opaque;
  159. if (size != 4) {
  160. return omap_badwidth_read32(opaque, addr);
  161. }
  162. switch (addr) {
  163. case 0x00: /* DSS_REVISIONNUMBER */
  164. return 0x20;
  165. case 0x10: /* DSS_SYSCONFIG */
  166. return s->autoidle;
  167. case 0x14: /* DSS_SYSSTATUS */
  168. return 1; /* RESETDONE */
  169. case 0x40: /* DSS_CONTROL */
  170. return s->control;
  171. case 0x50: /* DSS_PSA_LCD_REG_1 */
  172. case 0x54: /* DSS_PSA_LCD_REG_2 */
  173. case 0x58: /* DSS_PSA_VIDEO_REG */
  174. /* TODO: fake some values when appropriate s->control bits are set */
  175. return 0;
  176. case 0x5c: /* DSS_STATUS */
  177. return 1 + (s->control & 1);
  178. default:
  179. break;
  180. }
  181. OMAP_BAD_REG(addr);
  182. return 0;
  183. }
  184. static void omap_diss_write(void *opaque, hwaddr addr,
  185. uint64_t value, unsigned size)
  186. {
  187. struct omap_dss_s *s = opaque;
  188. if (size != 4) {
  189. omap_badwidth_write32(opaque, addr, value);
  190. return;
  191. }
  192. switch (addr) {
  193. case 0x00: /* DSS_REVISIONNUMBER */
  194. case 0x14: /* DSS_SYSSTATUS */
  195. case 0x50: /* DSS_PSA_LCD_REG_1 */
  196. case 0x54: /* DSS_PSA_LCD_REG_2 */
  197. case 0x58: /* DSS_PSA_VIDEO_REG */
  198. case 0x5c: /* DSS_STATUS */
  199. OMAP_RO_REG(addr);
  200. break;
  201. case 0x10: /* DSS_SYSCONFIG */
  202. if (value & 2) /* SOFTRESET */
  203. omap_dss_reset(s);
  204. s->autoidle = value & 1;
  205. break;
  206. case 0x40: /* DSS_CONTROL */
  207. s->control = value & 0x3dd;
  208. break;
  209. default:
  210. OMAP_BAD_REG(addr);
  211. }
  212. }
  213. static const MemoryRegionOps omap_diss_ops = {
  214. .read = omap_diss_read,
  215. .write = omap_diss_write,
  216. .endianness = DEVICE_NATIVE_ENDIAN,
  217. };
  218. static uint64_t omap_disc_read(void *opaque, hwaddr addr,
  219. unsigned size)
  220. {
  221. struct omap_dss_s *s = opaque;
  222. if (size != 4) {
  223. return omap_badwidth_read32(opaque, addr);
  224. }
  225. switch (addr) {
  226. case 0x000: /* DISPC_REVISION */
  227. return 0x20;
  228. case 0x010: /* DISPC_SYSCONFIG */
  229. return s->dispc.idlemode;
  230. case 0x014: /* DISPC_SYSSTATUS */
  231. return 1; /* RESETDONE */
  232. case 0x018: /* DISPC_IRQSTATUS */
  233. return s->dispc.irqst;
  234. case 0x01c: /* DISPC_IRQENABLE */
  235. return s->dispc.irqen;
  236. case 0x040: /* DISPC_CONTROL */
  237. return s->dispc.control;
  238. case 0x044: /* DISPC_CONFIG */
  239. return s->dispc.config;
  240. case 0x048: /* DISPC_CAPABLE */
  241. return s->dispc.capable;
  242. case 0x04c: /* DISPC_DEFAULT_COLOR0 */
  243. return s->dispc.bg[0];
  244. case 0x050: /* DISPC_DEFAULT_COLOR1 */
  245. return s->dispc.bg[1];
  246. case 0x054: /* DISPC_TRANS_COLOR0 */
  247. return s->dispc.trans[0];
  248. case 0x058: /* DISPC_TRANS_COLOR1 */
  249. return s->dispc.trans[1];
  250. case 0x05c: /* DISPC_LINE_STATUS */
  251. return 0x7ff;
  252. case 0x060: /* DISPC_LINE_NUMBER */
  253. return s->dispc.line;
  254. case 0x064: /* DISPC_TIMING_H */
  255. return s->dispc.timing[0];
  256. case 0x068: /* DISPC_TIMING_V */
  257. return s->dispc.timing[1];
  258. case 0x06c: /* DISPC_POL_FREQ */
  259. return s->dispc.timing[2];
  260. case 0x070: /* DISPC_DIVISOR */
  261. return s->dispc.timing[3];
  262. case 0x078: /* DISPC_SIZE_DIG */
  263. return ((s->dig.ny - 1) << 16) | (s->dig.nx - 1);
  264. case 0x07c: /* DISPC_SIZE_LCD */
  265. return ((s->lcd.ny - 1) << 16) | (s->lcd.nx - 1);
  266. case 0x080: /* DISPC_GFX_BA0 */
  267. return s->dispc.l[0].addr[0];
  268. case 0x084: /* DISPC_GFX_BA1 */
  269. return s->dispc.l[0].addr[1];
  270. case 0x088: /* DISPC_GFX_POSITION */
  271. return (s->dispc.l[0].posy << 16) | s->dispc.l[0].posx;
  272. case 0x08c: /* DISPC_GFX_SIZE */
  273. return ((s->dispc.l[0].ny - 1) << 16) | (s->dispc.l[0].nx - 1);
  274. case 0x0a0: /* DISPC_GFX_ATTRIBUTES */
  275. return s->dispc.l[0].attr;
  276. case 0x0a4: /* DISPC_GFX_FIFO_TRESHOLD */
  277. return s->dispc.l[0].tresh;
  278. case 0x0a8: /* DISPC_GFX_FIFO_SIZE_STATUS */
  279. return 256;
  280. case 0x0ac: /* DISPC_GFX_ROW_INC */
  281. return s->dispc.l[0].rowinc;
  282. case 0x0b0: /* DISPC_GFX_PIXEL_INC */
  283. return s->dispc.l[0].colinc;
  284. case 0x0b4: /* DISPC_GFX_WINDOW_SKIP */
  285. return s->dispc.l[0].wininc;
  286. case 0x0b8: /* DISPC_GFX_TABLE_BA */
  287. return s->dispc.l[0].addr[2];
  288. case 0x0bc: /* DISPC_VID1_BA0 */
  289. case 0x0c0: /* DISPC_VID1_BA1 */
  290. case 0x0c4: /* DISPC_VID1_POSITION */
  291. case 0x0c8: /* DISPC_VID1_SIZE */
  292. case 0x0cc: /* DISPC_VID1_ATTRIBUTES */
  293. case 0x0d0: /* DISPC_VID1_FIFO_TRESHOLD */
  294. case 0x0d4: /* DISPC_VID1_FIFO_SIZE_STATUS */
  295. case 0x0d8: /* DISPC_VID1_ROW_INC */
  296. case 0x0dc: /* DISPC_VID1_PIXEL_INC */
  297. case 0x0e0: /* DISPC_VID1_FIR */
  298. case 0x0e4: /* DISPC_VID1_PICTURE_SIZE */
  299. case 0x0e8: /* DISPC_VID1_ACCU0 */
  300. case 0x0ec: /* DISPC_VID1_ACCU1 */
  301. case 0x0f0 ... 0x140: /* DISPC_VID1_FIR_COEF, DISPC_VID1_CONV_COEF */
  302. case 0x14c: /* DISPC_VID2_BA0 */
  303. case 0x150: /* DISPC_VID2_BA1 */
  304. case 0x154: /* DISPC_VID2_POSITION */
  305. case 0x158: /* DISPC_VID2_SIZE */
  306. case 0x15c: /* DISPC_VID2_ATTRIBUTES */
  307. case 0x160: /* DISPC_VID2_FIFO_TRESHOLD */
  308. case 0x164: /* DISPC_VID2_FIFO_SIZE_STATUS */
  309. case 0x168: /* DISPC_VID2_ROW_INC */
  310. case 0x16c: /* DISPC_VID2_PIXEL_INC */
  311. case 0x170: /* DISPC_VID2_FIR */
  312. case 0x174: /* DISPC_VID2_PICTURE_SIZE */
  313. case 0x178: /* DISPC_VID2_ACCU0 */
  314. case 0x17c: /* DISPC_VID2_ACCU1 */
  315. case 0x180 ... 0x1d0: /* DISPC_VID2_FIR_COEF, DISPC_VID2_CONV_COEF */
  316. case 0x1d4: /* DISPC_DATA_CYCLE1 */
  317. case 0x1d8: /* DISPC_DATA_CYCLE2 */
  318. case 0x1dc: /* DISPC_DATA_CYCLE3 */
  319. return 0;
  320. default:
  321. break;
  322. }
  323. OMAP_BAD_REG(addr);
  324. return 0;
  325. }
  326. static void omap_disc_write(void *opaque, hwaddr addr,
  327. uint64_t value, unsigned size)
  328. {
  329. struct omap_dss_s *s = opaque;
  330. if (size != 4) {
  331. omap_badwidth_write32(opaque, addr, value);
  332. return;
  333. }
  334. switch (addr) {
  335. case 0x010: /* DISPC_SYSCONFIG */
  336. if (value & 2) /* SOFTRESET */
  337. omap_dss_reset(s);
  338. s->dispc.idlemode = value & 0x301b;
  339. break;
  340. case 0x018: /* DISPC_IRQSTATUS */
  341. s->dispc.irqst &= ~value;
  342. omap_dispc_interrupt_update(s);
  343. break;
  344. case 0x01c: /* DISPC_IRQENABLE */
  345. s->dispc.irqen = value & 0xffff;
  346. omap_dispc_interrupt_update(s);
  347. break;
  348. case 0x040: /* DISPC_CONTROL */
  349. s->dispc.control = value & 0x07ff9fff;
  350. s->dig.enable = (value >> 1) & 1;
  351. s->lcd.enable = (value >> 0) & 1;
  352. if (value & (1 << 12)) /* OVERLAY_OPTIMIZATION */
  353. if (!((s->dispc.l[1].attr | s->dispc.l[2].attr) & 1)) {
  354. fprintf(stderr, "%s: Overlay Optimization when no overlay "
  355. "region effectively exists leads to "
  356. "unpredictable behaviour!\n", __func__);
  357. }
  358. if (value & (1 << 6)) { /* GODIGITAL */
  359. /* XXX: Shadowed fields are:
  360. * s->dispc.config
  361. * s->dispc.capable
  362. * s->dispc.bg[0]
  363. * s->dispc.bg[1]
  364. * s->dispc.trans[0]
  365. * s->dispc.trans[1]
  366. * s->dispc.line
  367. * s->dispc.timing[0]
  368. * s->dispc.timing[1]
  369. * s->dispc.timing[2]
  370. * s->dispc.timing[3]
  371. * s->lcd.nx
  372. * s->lcd.ny
  373. * s->dig.nx
  374. * s->dig.ny
  375. * s->dispc.l[0].addr[0]
  376. * s->dispc.l[0].addr[1]
  377. * s->dispc.l[0].addr[2]
  378. * s->dispc.l[0].posx
  379. * s->dispc.l[0].posy
  380. * s->dispc.l[0].nx
  381. * s->dispc.l[0].ny
  382. * s->dispc.l[0].tresh
  383. * s->dispc.l[0].rowinc
  384. * s->dispc.l[0].colinc
  385. * s->dispc.l[0].wininc
  386. * All they need to be loaded here from their shadow registers.
  387. */
  388. }
  389. if (value & (1 << 5)) { /* GOLCD */
  390. /* XXX: Likewise for LCD here. */
  391. }
  392. s->dispc.invalidate = 1;
  393. break;
  394. case 0x044: /* DISPC_CONFIG */
  395. s->dispc.config = value & 0x3fff;
  396. /* XXX:
  397. * bits 2:1 (LOADMODE) reset to 0 after set to 1 and palette loaded
  398. * bits 2:1 (LOADMODE) reset to 2 after set to 3 and palette loaded
  399. */
  400. s->dispc.invalidate = 1;
  401. break;
  402. case 0x048: /* DISPC_CAPABLE */
  403. s->dispc.capable = value & 0x3ff;
  404. break;
  405. case 0x04c: /* DISPC_DEFAULT_COLOR0 */
  406. s->dispc.bg[0] = value & 0xffffff;
  407. s->dispc.invalidate = 1;
  408. break;
  409. case 0x050: /* DISPC_DEFAULT_COLOR1 */
  410. s->dispc.bg[1] = value & 0xffffff;
  411. s->dispc.invalidate = 1;
  412. break;
  413. case 0x054: /* DISPC_TRANS_COLOR0 */
  414. s->dispc.trans[0] = value & 0xffffff;
  415. s->dispc.invalidate = 1;
  416. break;
  417. case 0x058: /* DISPC_TRANS_COLOR1 */
  418. s->dispc.trans[1] = value & 0xffffff;
  419. s->dispc.invalidate = 1;
  420. break;
  421. case 0x060: /* DISPC_LINE_NUMBER */
  422. s->dispc.line = value & 0x7ff;
  423. break;
  424. case 0x064: /* DISPC_TIMING_H */
  425. s->dispc.timing[0] = value & 0x0ff0ff3f;
  426. break;
  427. case 0x068: /* DISPC_TIMING_V */
  428. s->dispc.timing[1] = value & 0x0ff0ff3f;
  429. break;
  430. case 0x06c: /* DISPC_POL_FREQ */
  431. s->dispc.timing[2] = value & 0x0003ffff;
  432. break;
  433. case 0x070: /* DISPC_DIVISOR */
  434. s->dispc.timing[3] = value & 0x00ff00ff;
  435. break;
  436. case 0x078: /* DISPC_SIZE_DIG */
  437. s->dig.nx = ((value >> 0) & 0x7ff) + 1; /* PPL */
  438. s->dig.ny = ((value >> 16) & 0x7ff) + 1; /* LPP */
  439. s->dispc.invalidate = 1;
  440. break;
  441. case 0x07c: /* DISPC_SIZE_LCD */
  442. s->lcd.nx = ((value >> 0) & 0x7ff) + 1; /* PPL */
  443. s->lcd.ny = ((value >> 16) & 0x7ff) + 1; /* LPP */
  444. s->dispc.invalidate = 1;
  445. break;
  446. case 0x080: /* DISPC_GFX_BA0 */
  447. s->dispc.l[0].addr[0] = (hwaddr) value;
  448. s->dispc.invalidate = 1;
  449. break;
  450. case 0x084: /* DISPC_GFX_BA1 */
  451. s->dispc.l[0].addr[1] = (hwaddr) value;
  452. s->dispc.invalidate = 1;
  453. break;
  454. case 0x088: /* DISPC_GFX_POSITION */
  455. s->dispc.l[0].posx = ((value >> 0) & 0x7ff); /* GFXPOSX */
  456. s->dispc.l[0].posy = ((value >> 16) & 0x7ff); /* GFXPOSY */
  457. s->dispc.invalidate = 1;
  458. break;
  459. case 0x08c: /* DISPC_GFX_SIZE */
  460. s->dispc.l[0].nx = ((value >> 0) & 0x7ff) + 1; /* GFXSIZEX */
  461. s->dispc.l[0].ny = ((value >> 16) & 0x7ff) + 1; /* GFXSIZEY */
  462. s->dispc.invalidate = 1;
  463. break;
  464. case 0x0a0: /* DISPC_GFX_ATTRIBUTES */
  465. s->dispc.l[0].attr = value & 0x7ff;
  466. if (value & (3 << 9))
  467. fprintf(stderr, "%s: Big-endian pixel format not supported\n",
  468. __func__);
  469. s->dispc.l[0].enable = value & 1;
  470. s->dispc.l[0].bpp = (value >> 1) & 0xf;
  471. s->dispc.invalidate = 1;
  472. break;
  473. case 0x0a4: /* DISPC_GFX_FIFO_TRESHOLD */
  474. s->dispc.l[0].tresh = value & 0x01ff01ff;
  475. break;
  476. case 0x0ac: /* DISPC_GFX_ROW_INC */
  477. s->dispc.l[0].rowinc = value;
  478. s->dispc.invalidate = 1;
  479. break;
  480. case 0x0b0: /* DISPC_GFX_PIXEL_INC */
  481. s->dispc.l[0].colinc = value;
  482. s->dispc.invalidate = 1;
  483. break;
  484. case 0x0b4: /* DISPC_GFX_WINDOW_SKIP */
  485. s->dispc.l[0].wininc = value;
  486. break;
  487. case 0x0b8: /* DISPC_GFX_TABLE_BA */
  488. s->dispc.l[0].addr[2] = (hwaddr) value;
  489. s->dispc.invalidate = 1;
  490. break;
  491. case 0x0bc: /* DISPC_VID1_BA0 */
  492. case 0x0c0: /* DISPC_VID1_BA1 */
  493. case 0x0c4: /* DISPC_VID1_POSITION */
  494. case 0x0c8: /* DISPC_VID1_SIZE */
  495. case 0x0cc: /* DISPC_VID1_ATTRIBUTES */
  496. case 0x0d0: /* DISPC_VID1_FIFO_TRESHOLD */
  497. case 0x0d8: /* DISPC_VID1_ROW_INC */
  498. case 0x0dc: /* DISPC_VID1_PIXEL_INC */
  499. case 0x0e0: /* DISPC_VID1_FIR */
  500. case 0x0e4: /* DISPC_VID1_PICTURE_SIZE */
  501. case 0x0e8: /* DISPC_VID1_ACCU0 */
  502. case 0x0ec: /* DISPC_VID1_ACCU1 */
  503. case 0x0f0 ... 0x140: /* DISPC_VID1_FIR_COEF, DISPC_VID1_CONV_COEF */
  504. case 0x14c: /* DISPC_VID2_BA0 */
  505. case 0x150: /* DISPC_VID2_BA1 */
  506. case 0x154: /* DISPC_VID2_POSITION */
  507. case 0x158: /* DISPC_VID2_SIZE */
  508. case 0x15c: /* DISPC_VID2_ATTRIBUTES */
  509. case 0x160: /* DISPC_VID2_FIFO_TRESHOLD */
  510. case 0x168: /* DISPC_VID2_ROW_INC */
  511. case 0x16c: /* DISPC_VID2_PIXEL_INC */
  512. case 0x170: /* DISPC_VID2_FIR */
  513. case 0x174: /* DISPC_VID2_PICTURE_SIZE */
  514. case 0x178: /* DISPC_VID2_ACCU0 */
  515. case 0x17c: /* DISPC_VID2_ACCU1 */
  516. case 0x180 ... 0x1d0: /* DISPC_VID2_FIR_COEF, DISPC_VID2_CONV_COEF */
  517. case 0x1d4: /* DISPC_DATA_CYCLE1 */
  518. case 0x1d8: /* DISPC_DATA_CYCLE2 */
  519. case 0x1dc: /* DISPC_DATA_CYCLE3 */
  520. break;
  521. default:
  522. OMAP_BAD_REG(addr);
  523. }
  524. }
  525. static const MemoryRegionOps omap_disc_ops = {
  526. .read = omap_disc_read,
  527. .write = omap_disc_write,
  528. .endianness = DEVICE_NATIVE_ENDIAN,
  529. };
  530. static void omap_rfbi_transfer_stop(struct omap_dss_s *s)
  531. {
  532. if (!s->rfbi.busy)
  533. return;
  534. /* TODO: in non-Bypass mode we probably need to just deassert the DRQ. */
  535. s->rfbi.busy = 0;
  536. }
  537. static void omap_rfbi_transfer_start(struct omap_dss_s *s)
  538. {
  539. void *data;
  540. hwaddr len;
  541. hwaddr data_addr;
  542. int pitch;
  543. static void *bounce_buffer;
  544. static hwaddr bounce_len;
  545. if (!s->rfbi.enable || s->rfbi.busy)
  546. return;
  547. if (s->rfbi.control & (1 << 1)) { /* BYPASS */
  548. /* TODO: in non-Bypass mode we probably need to just assert the
  549. * DRQ and wait for DMA to write the pixels. */
  550. qemu_log_mask(LOG_UNIMP, "%s: Bypass mode unimplemented\n", __func__);
  551. return;
  552. }
  553. if (!(s->dispc.control & (1 << 11))) /* RFBIMODE */
  554. return;
  555. /* TODO: check that LCD output is enabled in DISPC. */
  556. s->rfbi.busy = 1;
  557. len = s->rfbi.pixels * 2;
  558. data_addr = s->dispc.l[0].addr[0];
  559. data = cpu_physical_memory_map(data_addr, &len, false);
  560. if (data && len != s->rfbi.pixels * 2) {
  561. cpu_physical_memory_unmap(data, len, 0, 0);
  562. data = NULL;
  563. len = s->rfbi.pixels * 2;
  564. }
  565. if (!data) {
  566. if (len > bounce_len) {
  567. bounce_buffer = g_realloc(bounce_buffer, len);
  568. }
  569. data = bounce_buffer;
  570. cpu_physical_memory_read(data_addr, data, len);
  571. }
  572. /* TODO bpp */
  573. s->rfbi.pixels = 0;
  574. /* TODO: negative values */
  575. pitch = s->dispc.l[0].nx + (s->dispc.l[0].rowinc - 1) / 2;
  576. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  577. s->rfbi.chip[0]->block(s->rfbi.chip[0]->opaque, 1, data, len, pitch);
  578. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  579. s->rfbi.chip[1]->block(s->rfbi.chip[1]->opaque, 1, data, len, pitch);
  580. if (data != bounce_buffer) {
  581. cpu_physical_memory_unmap(data, len, 0, len);
  582. }
  583. omap_rfbi_transfer_stop(s);
  584. /* TODO */
  585. s->dispc.irqst |= 1; /* FRAMEDONE */
  586. omap_dispc_interrupt_update(s);
  587. }
  588. static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size)
  589. {
  590. struct omap_dss_s *s = opaque;
  591. if (size != 4) {
  592. return omap_badwidth_read32(opaque, addr);
  593. }
  594. switch (addr) {
  595. case 0x00: /* RFBI_REVISION */
  596. return 0x10;
  597. case 0x10: /* RFBI_SYSCONFIG */
  598. return s->rfbi.idlemode;
  599. case 0x14: /* RFBI_SYSSTATUS */
  600. return 1 | (s->rfbi.busy << 8); /* RESETDONE */
  601. case 0x40: /* RFBI_CONTROL */
  602. return s->rfbi.control;
  603. case 0x44: /* RFBI_PIXELCNT */
  604. return s->rfbi.pixels;
  605. case 0x48: /* RFBI_LINE_NUMBER */
  606. return s->rfbi.skiplines;
  607. case 0x58: /* RFBI_READ */
  608. case 0x5c: /* RFBI_STATUS */
  609. return s->rfbi.rxbuf;
  610. case 0x60: /* RFBI_CONFIG0 */
  611. return s->rfbi.config[0];
  612. case 0x64: /* RFBI_ONOFF_TIME0 */
  613. return s->rfbi.time[0];
  614. case 0x68: /* RFBI_CYCLE_TIME0 */
  615. return s->rfbi.time[1];
  616. case 0x6c: /* RFBI_DATA_CYCLE1_0 */
  617. return s->rfbi.data[0];
  618. case 0x70: /* RFBI_DATA_CYCLE2_0 */
  619. return s->rfbi.data[1];
  620. case 0x74: /* RFBI_DATA_CYCLE3_0 */
  621. return s->rfbi.data[2];
  622. case 0x78: /* RFBI_CONFIG1 */
  623. return s->rfbi.config[1];
  624. case 0x7c: /* RFBI_ONOFF_TIME1 */
  625. return s->rfbi.time[2];
  626. case 0x80: /* RFBI_CYCLE_TIME1 */
  627. return s->rfbi.time[3];
  628. case 0x84: /* RFBI_DATA_CYCLE1_1 */
  629. return s->rfbi.data[3];
  630. case 0x88: /* RFBI_DATA_CYCLE2_1 */
  631. return s->rfbi.data[4];
  632. case 0x8c: /* RFBI_DATA_CYCLE3_1 */
  633. return s->rfbi.data[5];
  634. case 0x90: /* RFBI_VSYNC_WIDTH */
  635. return s->rfbi.vsync;
  636. case 0x94: /* RFBI_HSYNC_WIDTH */
  637. return s->rfbi.hsync;
  638. }
  639. OMAP_BAD_REG(addr);
  640. return 0;
  641. }
  642. static void omap_rfbi_write(void *opaque, hwaddr addr,
  643. uint64_t value, unsigned size)
  644. {
  645. struct omap_dss_s *s = opaque;
  646. if (size != 4) {
  647. omap_badwidth_write32(opaque, addr, value);
  648. return;
  649. }
  650. switch (addr) {
  651. case 0x10: /* RFBI_SYSCONFIG */
  652. if (value & 2) /* SOFTRESET */
  653. omap_rfbi_reset(s);
  654. s->rfbi.idlemode = value & 0x19;
  655. break;
  656. case 0x40: /* RFBI_CONTROL */
  657. s->rfbi.control = value & 0xf;
  658. s->rfbi.enable = value & 1;
  659. if (value & (1 << 4) && /* ITE */
  660. !(s->rfbi.config[0] & s->rfbi.config[1] & 0xc))
  661. omap_rfbi_transfer_start(s);
  662. break;
  663. case 0x44: /* RFBI_PIXELCNT */
  664. s->rfbi.pixels = value;
  665. break;
  666. case 0x48: /* RFBI_LINE_NUMBER */
  667. s->rfbi.skiplines = value & 0x7ff;
  668. break;
  669. case 0x4c: /* RFBI_CMD */
  670. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  671. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 0, value & 0xffff);
  672. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  673. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 0, value & 0xffff);
  674. break;
  675. case 0x50: /* RFBI_PARAM */
  676. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  677. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value & 0xffff);
  678. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  679. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value & 0xffff);
  680. break;
  681. case 0x54: /* RFBI_DATA */
  682. /* TODO: take into account the format set up in s->rfbi.config[?] and
  683. * s->rfbi.data[?], but special-case the most usual scenario so that
  684. * speed doesn't suffer. */
  685. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0]) {
  686. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value & 0xffff);
  687. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value >> 16);
  688. }
  689. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1]) {
  690. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value & 0xffff);
  691. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value >> 16);
  692. }
  693. if (!-- s->rfbi.pixels)
  694. omap_rfbi_transfer_stop(s);
  695. break;
  696. case 0x58: /* RFBI_READ */
  697. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  698. s->rfbi.rxbuf = s->rfbi.chip[0]->read(s->rfbi.chip[0]->opaque, 1);
  699. else if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  700. s->rfbi.rxbuf = s->rfbi.chip[1]->read(s->rfbi.chip[1]->opaque, 1);
  701. if (!-- s->rfbi.pixels)
  702. omap_rfbi_transfer_stop(s);
  703. break;
  704. case 0x5c: /* RFBI_STATUS */
  705. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  706. s->rfbi.rxbuf = s->rfbi.chip[0]->read(s->rfbi.chip[0]->opaque, 0);
  707. else if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  708. s->rfbi.rxbuf = s->rfbi.chip[1]->read(s->rfbi.chip[1]->opaque, 0);
  709. if (!-- s->rfbi.pixels)
  710. omap_rfbi_transfer_stop(s);
  711. break;
  712. case 0x60: /* RFBI_CONFIG0 */
  713. s->rfbi.config[0] = value & 0x003f1fff;
  714. break;
  715. case 0x64: /* RFBI_ONOFF_TIME0 */
  716. s->rfbi.time[0] = value & 0x3fffffff;
  717. break;
  718. case 0x68: /* RFBI_CYCLE_TIME0 */
  719. s->rfbi.time[1] = value & 0x0fffffff;
  720. break;
  721. case 0x6c: /* RFBI_DATA_CYCLE1_0 */
  722. s->rfbi.data[0] = value & 0x0f1f0f1f;
  723. break;
  724. case 0x70: /* RFBI_DATA_CYCLE2_0 */
  725. s->rfbi.data[1] = value & 0x0f1f0f1f;
  726. break;
  727. case 0x74: /* RFBI_DATA_CYCLE3_0 */
  728. s->rfbi.data[2] = value & 0x0f1f0f1f;
  729. break;
  730. case 0x78: /* RFBI_CONFIG1 */
  731. s->rfbi.config[1] = value & 0x003f1fff;
  732. break;
  733. case 0x7c: /* RFBI_ONOFF_TIME1 */
  734. s->rfbi.time[2] = value & 0x3fffffff;
  735. break;
  736. case 0x80: /* RFBI_CYCLE_TIME1 */
  737. s->rfbi.time[3] = value & 0x0fffffff;
  738. break;
  739. case 0x84: /* RFBI_DATA_CYCLE1_1 */
  740. s->rfbi.data[3] = value & 0x0f1f0f1f;
  741. break;
  742. case 0x88: /* RFBI_DATA_CYCLE2_1 */
  743. s->rfbi.data[4] = value & 0x0f1f0f1f;
  744. break;
  745. case 0x8c: /* RFBI_DATA_CYCLE3_1 */
  746. s->rfbi.data[5] = value & 0x0f1f0f1f;
  747. break;
  748. case 0x90: /* RFBI_VSYNC_WIDTH */
  749. s->rfbi.vsync = value & 0xffff;
  750. break;
  751. case 0x94: /* RFBI_HSYNC_WIDTH */
  752. s->rfbi.hsync = value & 0xffff;
  753. break;
  754. default:
  755. OMAP_BAD_REG(addr);
  756. }
  757. }
  758. static const MemoryRegionOps omap_rfbi_ops = {
  759. .read = omap_rfbi_read,
  760. .write = omap_rfbi_write,
  761. .endianness = DEVICE_NATIVE_ENDIAN,
  762. };
  763. static uint64_t omap_venc_read(void *opaque, hwaddr addr,
  764. unsigned size)
  765. {
  766. if (size != 4) {
  767. return omap_badwidth_read32(opaque, addr);
  768. }
  769. switch (addr) {
  770. case 0x00: /* REV_ID */
  771. case 0x04: /* STATUS */
  772. case 0x08: /* F_CONTROL */
  773. case 0x10: /* VIDOUT_CTRL */
  774. case 0x14: /* SYNC_CTRL */
  775. case 0x1c: /* LLEN */
  776. case 0x20: /* FLENS */
  777. case 0x24: /* HFLTR_CTRL */
  778. case 0x28: /* CC_CARR_WSS_CARR */
  779. case 0x2c: /* C_PHASE */
  780. case 0x30: /* GAIN_U */
  781. case 0x34: /* GAIN_V */
  782. case 0x38: /* GAIN_Y */
  783. case 0x3c: /* BLACK_LEVEL */
  784. case 0x40: /* BLANK_LEVEL */
  785. case 0x44: /* X_COLOR */
  786. case 0x48: /* M_CONTROL */
  787. case 0x4c: /* BSTAMP_WSS_DATA */
  788. case 0x50: /* S_CARR */
  789. case 0x54: /* LINE21 */
  790. case 0x58: /* LN_SEL */
  791. case 0x5c: /* L21__WC_CTL */
  792. case 0x60: /* HTRIGGER_VTRIGGER */
  793. case 0x64: /* SAVID__EAVID */
  794. case 0x68: /* FLEN__FAL */
  795. case 0x6c: /* LAL__PHASE_RESET */
  796. case 0x70: /* HS_INT_START_STOP_X */
  797. case 0x74: /* HS_EXT_START_STOP_X */
  798. case 0x78: /* VS_INT_START_X */
  799. case 0x7c: /* VS_INT_STOP_X__VS_INT_START_Y */
  800. case 0x80: /* VS_INT_STOP_Y__VS_INT_START_X */
  801. case 0x84: /* VS_EXT_STOP_X__VS_EXT_START_Y */
  802. case 0x88: /* VS_EXT_STOP_Y */
  803. case 0x90: /* AVID_START_STOP_X */
  804. case 0x94: /* AVID_START_STOP_Y */
  805. case 0xa0: /* FID_INT_START_X__FID_INT_START_Y */
  806. case 0xa4: /* FID_INT_OFFSET_Y__FID_EXT_START_X */
  807. case 0xa8: /* FID_EXT_START_Y__FID_EXT_OFFSET_Y */
  808. case 0xb0: /* TVDETGP_INT_START_STOP_X */
  809. case 0xb4: /* TVDETGP_INT_START_STOP_Y */
  810. case 0xb8: /* GEN_CTRL */
  811. case 0xc4: /* DAC_TST__DAC_A */
  812. case 0xc8: /* DAC_B__DAC_C */
  813. return 0;
  814. default:
  815. break;
  816. }
  817. OMAP_BAD_REG(addr);
  818. return 0;
  819. }
  820. static void omap_venc_write(void *opaque, hwaddr addr,
  821. uint64_t value, unsigned size)
  822. {
  823. if (size != 4) {
  824. omap_badwidth_write32(opaque, addr, size);
  825. return;
  826. }
  827. switch (addr) {
  828. case 0x08: /* F_CONTROL */
  829. case 0x10: /* VIDOUT_CTRL */
  830. case 0x14: /* SYNC_CTRL */
  831. case 0x1c: /* LLEN */
  832. case 0x20: /* FLENS */
  833. case 0x24: /* HFLTR_CTRL */
  834. case 0x28: /* CC_CARR_WSS_CARR */
  835. case 0x2c: /* C_PHASE */
  836. case 0x30: /* GAIN_U */
  837. case 0x34: /* GAIN_V */
  838. case 0x38: /* GAIN_Y */
  839. case 0x3c: /* BLACK_LEVEL */
  840. case 0x40: /* BLANK_LEVEL */
  841. case 0x44: /* X_COLOR */
  842. case 0x48: /* M_CONTROL */
  843. case 0x4c: /* BSTAMP_WSS_DATA */
  844. case 0x50: /* S_CARR */
  845. case 0x54: /* LINE21 */
  846. case 0x58: /* LN_SEL */
  847. case 0x5c: /* L21__WC_CTL */
  848. case 0x60: /* HTRIGGER_VTRIGGER */
  849. case 0x64: /* SAVID__EAVID */
  850. case 0x68: /* FLEN__FAL */
  851. case 0x6c: /* LAL__PHASE_RESET */
  852. case 0x70: /* HS_INT_START_STOP_X */
  853. case 0x74: /* HS_EXT_START_STOP_X */
  854. case 0x78: /* VS_INT_START_X */
  855. case 0x7c: /* VS_INT_STOP_X__VS_INT_START_Y */
  856. case 0x80: /* VS_INT_STOP_Y__VS_INT_START_X */
  857. case 0x84: /* VS_EXT_STOP_X__VS_EXT_START_Y */
  858. case 0x88: /* VS_EXT_STOP_Y */
  859. case 0x90: /* AVID_START_STOP_X */
  860. case 0x94: /* AVID_START_STOP_Y */
  861. case 0xa0: /* FID_INT_START_X__FID_INT_START_Y */
  862. case 0xa4: /* FID_INT_OFFSET_Y__FID_EXT_START_X */
  863. case 0xa8: /* FID_EXT_START_Y__FID_EXT_OFFSET_Y */
  864. case 0xb0: /* TVDETGP_INT_START_STOP_X */
  865. case 0xb4: /* TVDETGP_INT_START_STOP_Y */
  866. case 0xb8: /* GEN_CTRL */
  867. case 0xc4: /* DAC_TST__DAC_A */
  868. case 0xc8: /* DAC_B__DAC_C */
  869. break;
  870. default:
  871. OMAP_BAD_REG(addr);
  872. }
  873. }
  874. static const MemoryRegionOps omap_venc_ops = {
  875. .read = omap_venc_read,
  876. .write = omap_venc_write,
  877. .endianness = DEVICE_NATIVE_ENDIAN,
  878. };
  879. static uint64_t omap_im3_read(void *opaque, hwaddr addr,
  880. unsigned size)
  881. {
  882. if (size != 4) {
  883. return omap_badwidth_read32(opaque, addr);
  884. }
  885. switch (addr) {
  886. case 0x0a8: /* SBIMERRLOGA */
  887. case 0x0b0: /* SBIMERRLOG */
  888. case 0x190: /* SBIMSTATE */
  889. case 0x198: /* SBTMSTATE_L */
  890. case 0x19c: /* SBTMSTATE_H */
  891. case 0x1a8: /* SBIMCONFIG_L */
  892. case 0x1ac: /* SBIMCONFIG_H */
  893. case 0x1f8: /* SBID_L */
  894. case 0x1fc: /* SBID_H */
  895. return 0;
  896. default:
  897. break;
  898. }
  899. OMAP_BAD_REG(addr);
  900. return 0;
  901. }
  902. static void omap_im3_write(void *opaque, hwaddr addr,
  903. uint64_t value, unsigned size)
  904. {
  905. if (size != 4) {
  906. omap_badwidth_write32(opaque, addr, value);
  907. return;
  908. }
  909. switch (addr) {
  910. case 0x0b0: /* SBIMERRLOG */
  911. case 0x190: /* SBIMSTATE */
  912. case 0x198: /* SBTMSTATE_L */
  913. case 0x19c: /* SBTMSTATE_H */
  914. case 0x1a8: /* SBIMCONFIG_L */
  915. case 0x1ac: /* SBIMCONFIG_H */
  916. break;
  917. default:
  918. OMAP_BAD_REG(addr);
  919. }
  920. }
  921. static const MemoryRegionOps omap_im3_ops = {
  922. .read = omap_im3_read,
  923. .write = omap_im3_write,
  924. .endianness = DEVICE_NATIVE_ENDIAN,
  925. };
  926. struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
  927. MemoryRegion *sysmem,
  928. hwaddr l3_base,
  929. qemu_irq irq, qemu_irq drq,
  930. omap_clk fck1, omap_clk fck2, omap_clk ck54m,
  931. omap_clk ick1, omap_clk ick2)
  932. {
  933. struct omap_dss_s *s = g_new0(struct omap_dss_s, 1);
  934. s->irq = irq;
  935. s->drq = drq;
  936. omap_dss_reset(s);
  937. memory_region_init_io(&s->iomem_diss1, NULL, &omap_diss_ops, s, "omap.diss1",
  938. omap_l4_region_size(ta, 0));
  939. memory_region_init_io(&s->iomem_disc1, NULL, &omap_disc_ops, s, "omap.disc1",
  940. omap_l4_region_size(ta, 1));
  941. memory_region_init_io(&s->iomem_rfbi1, NULL, &omap_rfbi_ops, s, "omap.rfbi1",
  942. omap_l4_region_size(ta, 2));
  943. memory_region_init_io(&s->iomem_venc1, NULL, &omap_venc_ops, s, "omap.venc1",
  944. omap_l4_region_size(ta, 3));
  945. memory_region_init_io(&s->iomem_im3, NULL, &omap_im3_ops, s,
  946. "omap.im3", 0x1000);
  947. omap_l4_attach(ta, 0, &s->iomem_diss1);
  948. omap_l4_attach(ta, 1, &s->iomem_disc1);
  949. omap_l4_attach(ta, 2, &s->iomem_rfbi1);
  950. omap_l4_attach(ta, 3, &s->iomem_venc1);
  951. memory_region_add_subregion(sysmem, l3_base, &s->iomem_im3);
  952. #if 0
  953. s->state = graphic_console_init(omap_update_display,
  954. omap_invalidate_display, omap_screen_dump, s);
  955. #endif
  956. return s;
  957. }
  958. void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip)
  959. {
  960. if (cs < 0 || cs > 1)
  961. hw_error("%s: wrong CS %i\n", __func__, cs);
  962. s->rfbi.chip[cs] = chip;
  963. }