etraxfs_timer.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * QEMU ETRAX Timers
  3. *
  4. * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/sysbus.h"
  26. #include "sysemu/reset.h"
  27. #include "sysemu/runstate.h"
  28. #include "migration/vmstate.h"
  29. #include "qemu/module.h"
  30. #include "qemu/timer.h"
  31. #include "hw/irq.h"
  32. #include "hw/ptimer.h"
  33. #include "qom/object.h"
  34. #define D(x)
  35. #define RW_TMR0_DIV 0x00
  36. #define R_TMR0_DATA 0x04
  37. #define RW_TMR0_CTRL 0x08
  38. #define RW_TMR1_DIV 0x10
  39. #define R_TMR1_DATA 0x14
  40. #define RW_TMR1_CTRL 0x18
  41. #define R_TIME 0x38
  42. #define RW_WD_CTRL 0x40
  43. #define R_WD_STAT 0x44
  44. #define RW_INTR_MASK 0x48
  45. #define RW_ACK_INTR 0x4c
  46. #define R_INTR 0x50
  47. #define R_MASKED_INTR 0x54
  48. #define TYPE_ETRAX_FS_TIMER "etraxfs-timer"
  49. typedef struct ETRAXTimerState ETRAXTimerState;
  50. DECLARE_INSTANCE_CHECKER(ETRAXTimerState, ETRAX_TIMER,
  51. TYPE_ETRAX_FS_TIMER)
  52. struct ETRAXTimerState {
  53. SysBusDevice parent_obj;
  54. MemoryRegion mmio;
  55. qemu_irq irq;
  56. qemu_irq nmi;
  57. ptimer_state *ptimer_t0;
  58. ptimer_state *ptimer_t1;
  59. ptimer_state *ptimer_wd;
  60. uint32_t wd_hits;
  61. /* Control registers. */
  62. uint32_t rw_tmr0_div;
  63. uint32_t r_tmr0_data;
  64. uint32_t rw_tmr0_ctrl;
  65. uint32_t rw_tmr1_div;
  66. uint32_t r_tmr1_data;
  67. uint32_t rw_tmr1_ctrl;
  68. uint32_t rw_wd_ctrl;
  69. uint32_t rw_intr_mask;
  70. uint32_t rw_ack_intr;
  71. uint32_t r_intr;
  72. uint32_t r_masked_intr;
  73. };
  74. static const VMStateDescription vmstate_etraxfs = {
  75. .name = "etraxfs",
  76. .version_id = 0,
  77. .minimum_version_id = 0,
  78. .fields = (const VMStateField[]) {
  79. VMSTATE_PTIMER(ptimer_t0, ETRAXTimerState),
  80. VMSTATE_PTIMER(ptimer_t1, ETRAXTimerState),
  81. VMSTATE_PTIMER(ptimer_wd, ETRAXTimerState),
  82. VMSTATE_UINT32(wd_hits, ETRAXTimerState),
  83. VMSTATE_UINT32(rw_tmr0_div, ETRAXTimerState),
  84. VMSTATE_UINT32(r_tmr0_data, ETRAXTimerState),
  85. VMSTATE_UINT32(rw_tmr0_ctrl, ETRAXTimerState),
  86. VMSTATE_UINT32(rw_tmr1_div, ETRAXTimerState),
  87. VMSTATE_UINT32(r_tmr1_data, ETRAXTimerState),
  88. VMSTATE_UINT32(rw_tmr1_ctrl, ETRAXTimerState),
  89. VMSTATE_UINT32(rw_wd_ctrl, ETRAXTimerState),
  90. VMSTATE_UINT32(rw_intr_mask, ETRAXTimerState),
  91. VMSTATE_UINT32(rw_ack_intr, ETRAXTimerState),
  92. VMSTATE_UINT32(r_intr, ETRAXTimerState),
  93. VMSTATE_UINT32(r_masked_intr, ETRAXTimerState),
  94. VMSTATE_END_OF_LIST()
  95. }
  96. };
  97. static uint64_t
  98. timer_read(void *opaque, hwaddr addr, unsigned int size)
  99. {
  100. ETRAXTimerState *t = opaque;
  101. uint32_t r = 0;
  102. switch (addr) {
  103. case R_TMR0_DATA:
  104. r = ptimer_get_count(t->ptimer_t0);
  105. break;
  106. case R_TMR1_DATA:
  107. r = ptimer_get_count(t->ptimer_t1);
  108. break;
  109. case R_TIME:
  110. r = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 10;
  111. break;
  112. case RW_INTR_MASK:
  113. r = t->rw_intr_mask;
  114. break;
  115. case R_MASKED_INTR:
  116. r = t->r_intr & t->rw_intr_mask;
  117. break;
  118. default:
  119. D(printf ("%s %x\n", __func__, addr));
  120. break;
  121. }
  122. return r;
  123. }
  124. static void update_ctrl(ETRAXTimerState *t, int tnum)
  125. {
  126. unsigned int op;
  127. unsigned int freq;
  128. unsigned int freq_hz;
  129. unsigned int div;
  130. uint32_t ctrl;
  131. ptimer_state *timer;
  132. if (tnum == 0) {
  133. ctrl = t->rw_tmr0_ctrl;
  134. div = t->rw_tmr0_div;
  135. timer = t->ptimer_t0;
  136. } else {
  137. ctrl = t->rw_tmr1_ctrl;
  138. div = t->rw_tmr1_div;
  139. timer = t->ptimer_t1;
  140. }
  141. op = ctrl & 3;
  142. freq = ctrl >> 2;
  143. freq_hz = 32000000;
  144. switch (freq)
  145. {
  146. case 0:
  147. case 1:
  148. D(printf ("extern or disabled timer clock?\n"));
  149. break;
  150. case 4: freq_hz = 29493000; break;
  151. case 5: freq_hz = 32000000; break;
  152. case 6: freq_hz = 32768000; break;
  153. case 7: freq_hz = 100000000; break;
  154. default:
  155. abort();
  156. break;
  157. }
  158. D(printf ("freq_hz=%d div=%d\n", freq_hz, div));
  159. ptimer_transaction_begin(timer);
  160. ptimer_set_freq(timer, freq_hz);
  161. ptimer_set_limit(timer, div, 0);
  162. switch (op)
  163. {
  164. case 0:
  165. /* Load. */
  166. ptimer_set_limit(timer, div, 1);
  167. break;
  168. case 1:
  169. /* Hold. */
  170. ptimer_stop(timer);
  171. break;
  172. case 2:
  173. /* Run. */
  174. ptimer_run(timer, 0);
  175. break;
  176. default:
  177. abort();
  178. break;
  179. }
  180. ptimer_transaction_commit(timer);
  181. }
  182. static void timer_update_irq(ETRAXTimerState *t)
  183. {
  184. t->r_intr &= ~(t->rw_ack_intr);
  185. t->r_masked_intr = t->r_intr & t->rw_intr_mask;
  186. D(printf("%s: masked_intr=%x\n", __func__, t->r_masked_intr));
  187. qemu_set_irq(t->irq, !!t->r_masked_intr);
  188. }
  189. static void timer0_hit(void *opaque)
  190. {
  191. ETRAXTimerState *t = opaque;
  192. t->r_intr |= 1;
  193. timer_update_irq(t);
  194. }
  195. static void timer1_hit(void *opaque)
  196. {
  197. ETRAXTimerState *t = opaque;
  198. t->r_intr |= 2;
  199. timer_update_irq(t);
  200. }
  201. static void watchdog_hit(void *opaque)
  202. {
  203. ETRAXTimerState *t = opaque;
  204. if (t->wd_hits == 0) {
  205. /* real hw gives a single tick before resetting but we are
  206. a bit friendlier to compensate for our slower execution. */
  207. ptimer_set_count(t->ptimer_wd, 10);
  208. ptimer_run(t->ptimer_wd, 1);
  209. qemu_irq_raise(t->nmi);
  210. }
  211. else
  212. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  213. t->wd_hits++;
  214. }
  215. static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
  216. {
  217. unsigned int wd_en = t->rw_wd_ctrl & (1 << 8);
  218. unsigned int wd_key = t->rw_wd_ctrl >> 9;
  219. unsigned int wd_cnt = t->rw_wd_ctrl & 511;
  220. unsigned int new_key = value >> 9 & ((1 << 7) - 1);
  221. unsigned int new_cmd = (value >> 8) & 1;
  222. /* If the watchdog is enabled, they written key must match the
  223. complement of the previous. */
  224. wd_key = ~wd_key & ((1 << 7) - 1);
  225. if (wd_en && wd_key != new_key)
  226. return;
  227. D(printf("en=%d new_key=%x oldkey=%x cmd=%d cnt=%d\n",
  228. wd_en, new_key, wd_key, new_cmd, wd_cnt));
  229. if (t->wd_hits)
  230. qemu_irq_lower(t->nmi);
  231. t->wd_hits = 0;
  232. ptimer_transaction_begin(t->ptimer_wd);
  233. ptimer_set_freq(t->ptimer_wd, 760);
  234. if (wd_cnt == 0)
  235. wd_cnt = 256;
  236. ptimer_set_count(t->ptimer_wd, wd_cnt);
  237. if (new_cmd)
  238. ptimer_run(t->ptimer_wd, 1);
  239. else
  240. ptimer_stop(t->ptimer_wd);
  241. t->rw_wd_ctrl = value;
  242. ptimer_transaction_commit(t->ptimer_wd);
  243. }
  244. static void
  245. timer_write(void *opaque, hwaddr addr,
  246. uint64_t val64, unsigned int size)
  247. {
  248. ETRAXTimerState *t = opaque;
  249. uint32_t value = val64;
  250. switch (addr)
  251. {
  252. case RW_TMR0_DIV:
  253. t->rw_tmr0_div = value;
  254. break;
  255. case RW_TMR0_CTRL:
  256. D(printf ("RW_TMR0_CTRL=%x\n", value));
  257. t->rw_tmr0_ctrl = value;
  258. update_ctrl(t, 0);
  259. break;
  260. case RW_TMR1_DIV:
  261. t->rw_tmr1_div = value;
  262. break;
  263. case RW_TMR1_CTRL:
  264. D(printf ("RW_TMR1_CTRL=%x\n", value));
  265. t->rw_tmr1_ctrl = value;
  266. update_ctrl(t, 1);
  267. break;
  268. case RW_INTR_MASK:
  269. D(printf ("RW_INTR_MASK=%x\n", value));
  270. t->rw_intr_mask = value;
  271. timer_update_irq(t);
  272. break;
  273. case RW_WD_CTRL:
  274. timer_watchdog_update(t, value);
  275. break;
  276. case RW_ACK_INTR:
  277. t->rw_ack_intr = value;
  278. timer_update_irq(t);
  279. t->rw_ack_intr = 0;
  280. break;
  281. default:
  282. printf("%s " HWADDR_FMT_plx " %x\n", __func__, addr, value);
  283. break;
  284. }
  285. }
  286. static const MemoryRegionOps timer_ops = {
  287. .read = timer_read,
  288. .write = timer_write,
  289. .endianness = DEVICE_LITTLE_ENDIAN,
  290. .valid = {
  291. .min_access_size = 4,
  292. .max_access_size = 4
  293. }
  294. };
  295. static void etraxfs_timer_reset_enter(Object *obj, ResetType type)
  296. {
  297. ETRAXTimerState *t = ETRAX_TIMER(obj);
  298. ptimer_transaction_begin(t->ptimer_t0);
  299. ptimer_stop(t->ptimer_t0);
  300. ptimer_transaction_commit(t->ptimer_t0);
  301. ptimer_transaction_begin(t->ptimer_t1);
  302. ptimer_stop(t->ptimer_t1);
  303. ptimer_transaction_commit(t->ptimer_t1);
  304. ptimer_transaction_begin(t->ptimer_wd);
  305. ptimer_stop(t->ptimer_wd);
  306. ptimer_transaction_commit(t->ptimer_wd);
  307. t->rw_wd_ctrl = 0;
  308. t->r_intr = 0;
  309. t->rw_intr_mask = 0;
  310. }
  311. static void etraxfs_timer_reset_hold(Object *obj, ResetType type)
  312. {
  313. ETRAXTimerState *t = ETRAX_TIMER(obj);
  314. qemu_irq_lower(t->irq);
  315. }
  316. static void etraxfs_timer_realize(DeviceState *dev, Error **errp)
  317. {
  318. ETRAXTimerState *t = ETRAX_TIMER(dev);
  319. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  320. t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_LEGACY);
  321. t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_LEGACY);
  322. t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_LEGACY);
  323. sysbus_init_irq(sbd, &t->irq);
  324. sysbus_init_irq(sbd, &t->nmi);
  325. memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t,
  326. "etraxfs-timer", 0x5c);
  327. sysbus_init_mmio(sbd, &t->mmio);
  328. }
  329. static void etraxfs_timer_class_init(ObjectClass *klass, void *data)
  330. {
  331. DeviceClass *dc = DEVICE_CLASS(klass);
  332. ResettableClass *rc = RESETTABLE_CLASS(klass);
  333. dc->realize = etraxfs_timer_realize;
  334. dc->vmsd = &vmstate_etraxfs;
  335. rc->phases.enter = etraxfs_timer_reset_enter;
  336. rc->phases.hold = etraxfs_timer_reset_hold;
  337. }
  338. static const TypeInfo etraxfs_timer_info = {
  339. .name = TYPE_ETRAX_FS_TIMER,
  340. .parent = TYPE_SYS_BUS_DEVICE,
  341. .instance_size = sizeof(ETRAXTimerState),
  342. .class_init = etraxfs_timer_class_init,
  343. };
  344. static void etraxfs_timer_register_types(void)
  345. {
  346. type_register_static(&etraxfs_timer_info);
  347. }
  348. type_init(etraxfs_timer_register_types)