xlnx-versal-trng.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * Non-crypto strength model of the True Random Number Generator
  3. * in the AMD/Xilinx Versal device family.
  4. *
  5. * Copyright (c) 2017-2020 Xilinx Inc.
  6. * Copyright (c) 2023 Advanced Micro Devices, Inc.
  7. *
  8. * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com>
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a copy
  11. * of this software and associated documentation files (the "Software"), to deal
  12. * in the Software without restriction, including without limitation the rights
  13. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  14. * copies of the Software, and to permit persons to whom the Software is
  15. * furnished to do so, subject to the following conditions:
  16. *
  17. * The above copyright notice and this permission notice shall be included in
  18. * all copies or substantial portions of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  24. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  25. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  26. * THE SOFTWARE.
  27. */
  28. #include "qemu/osdep.h"
  29. #include "hw/misc/xlnx-versal-trng.h"
  30. #include "qemu/bitops.h"
  31. #include "qemu/log.h"
  32. #include "qemu/error-report.h"
  33. #include "qemu/guest-random.h"
  34. #include "qemu/timer.h"
  35. #include "qapi/visitor.h"
  36. #include "migration/vmstate.h"
  37. #include "hw/qdev-properties.h"
  38. #ifndef XLNX_VERSAL_TRNG_ERR_DEBUG
  39. #define XLNX_VERSAL_TRNG_ERR_DEBUG 0
  40. #endif
  41. REG32(INT_CTRL, 0x0)
  42. FIELD(INT_CTRL, CERTF_RST, 5, 1)
  43. FIELD(INT_CTRL, DTF_RST, 4, 1)
  44. FIELD(INT_CTRL, DONE_RST, 3, 1)
  45. FIELD(INT_CTRL, CERTF_EN, 2, 1)
  46. FIELD(INT_CTRL, DTF_EN, 1, 1)
  47. FIELD(INT_CTRL, DONE_EN, 0, 1)
  48. REG32(STATUS, 0x4)
  49. FIELD(STATUS, QCNT, 9, 3)
  50. FIELD(STATUS, EAT, 4, 5)
  51. FIELD(STATUS, CERTF, 3, 1)
  52. FIELD(STATUS, DTF, 1, 1)
  53. FIELD(STATUS, DONE, 0, 1)
  54. REG32(CTRL, 0x8)
  55. FIELD(CTRL, PERSODISABLE, 10, 1)
  56. FIELD(CTRL, SINGLEGENMODE, 9, 1)
  57. FIELD(CTRL, EUMODE, 8, 1)
  58. FIELD(CTRL, PRNGMODE, 7, 1)
  59. FIELD(CTRL, TSTMODE, 6, 1)
  60. FIELD(CTRL, PRNGSTART, 5, 1)
  61. FIELD(CTRL, EATAU, 4, 1)
  62. FIELD(CTRL, PRNGXS, 3, 1)
  63. FIELD(CTRL, TRSSEN, 2, 1)
  64. FIELD(CTRL, QERTUEN, 1, 1)
  65. FIELD(CTRL, PRNGSRST, 0, 1)
  66. REG32(CTRL_2, 0xc)
  67. FIELD(CTRL_2, REPCOUNTTESTCUTOFF, 8, 9)
  68. FIELD(CTRL_2, RESERVED_7_5, 5, 3)
  69. FIELD(CTRL_2, DIT, 0, 5)
  70. REG32(CTRL_3, 0x10)
  71. FIELD(CTRL_3, ADAPTPROPTESTCUTOFF, 8, 10)
  72. FIELD(CTRL_3, DLEN, 0, 8)
  73. REG32(CTRL_4, 0x14)
  74. FIELD(CTRL_4, SINGLEBITRAW, 0, 1)
  75. REG32(EXT_SEED_0, 0x40)
  76. REG32(EXT_SEED_1, 0x44)
  77. REG32(EXT_SEED_2, 0x48)
  78. REG32(EXT_SEED_3, 0x4c)
  79. REG32(EXT_SEED_4, 0x50)
  80. REG32(EXT_SEED_5, 0x54)
  81. REG32(EXT_SEED_6, 0x58)
  82. REG32(EXT_SEED_7, 0x5c)
  83. REG32(EXT_SEED_8, 0x60)
  84. REG32(EXT_SEED_9, 0x64)
  85. REG32(EXT_SEED_10, 0x68)
  86. REG32(EXT_SEED_11, 0x6c)
  87. REG32(PER_STRNG_0, 0x80)
  88. REG32(PER_STRNG_1, 0x84)
  89. REG32(PER_STRNG_2, 0x88)
  90. REG32(PER_STRNG_3, 0x8c)
  91. REG32(PER_STRNG_4, 0x90)
  92. REG32(PER_STRNG_5, 0x94)
  93. REG32(PER_STRNG_6, 0x98)
  94. REG32(PER_STRNG_7, 0x9c)
  95. REG32(PER_STRNG_8, 0xa0)
  96. REG32(PER_STRNG_9, 0xa4)
  97. REG32(PER_STRNG_10, 0xa8)
  98. REG32(PER_STRNG_11, 0xac)
  99. REG32(CORE_OUTPUT, 0xc0)
  100. REG32(RESET, 0xd0)
  101. FIELD(RESET, VAL, 0, 1)
  102. REG32(OSC_EN, 0xd4)
  103. FIELD(OSC_EN, VAL, 0, 1)
  104. REG32(TRNG_ISR, 0xe0)
  105. FIELD(TRNG_ISR, SLVERR, 1, 1)
  106. FIELD(TRNG_ISR, CORE_INT, 0, 1)
  107. REG32(TRNG_IMR, 0xe4)
  108. FIELD(TRNG_IMR, SLVERR, 1, 1)
  109. FIELD(TRNG_IMR, CORE_INT, 0, 1)
  110. REG32(TRNG_IER, 0xe8)
  111. FIELD(TRNG_IER, SLVERR, 1, 1)
  112. FIELD(TRNG_IER, CORE_INT, 0, 1)
  113. REG32(TRNG_IDR, 0xec)
  114. FIELD(TRNG_IDR, SLVERR, 1, 1)
  115. FIELD(TRNG_IDR, CORE_INT, 0, 1)
  116. REG32(SLV_ERR_CTRL, 0xf0)
  117. FIELD(SLV_ERR_CTRL, ENABLE, 0, 1)
  118. #define R_MAX (R_SLV_ERR_CTRL + 1)
  119. QEMU_BUILD_BUG_ON(R_MAX * 4 != sizeof_field(XlnxVersalTRng, regs));
  120. #define TRNG_GUEST_ERROR(D, FMT, ...) \
  121. do { \
  122. g_autofree char *p = object_get_canonical_path(OBJECT(D)); \
  123. qemu_log_mask(LOG_GUEST_ERROR, "%s: " FMT, p, ## __VA_ARGS__); \
  124. } while (0)
  125. #define TRNG_WARN(D, FMT, ...) \
  126. do { \
  127. g_autofree char *p = object_get_canonical_path(OBJECT(D)); \
  128. warn_report("%s: " FMT, p, ## __VA_ARGS__); \
  129. } while (0)
  130. static bool trng_older_than_v2(XlnxVersalTRng *s)
  131. {
  132. return s->hw_version < 0x0200;
  133. }
  134. static bool trng_in_reset(XlnxVersalTRng *s)
  135. {
  136. if (ARRAY_FIELD_EX32(s->regs, RESET, VAL)) {
  137. return true;
  138. }
  139. if (ARRAY_FIELD_EX32(s->regs, CTRL, PRNGSRST)) {
  140. return true;
  141. }
  142. return false;
  143. }
  144. static bool trng_test_enabled(XlnxVersalTRng *s)
  145. {
  146. return ARRAY_FIELD_EX32(s->regs, CTRL, TSTMODE);
  147. }
  148. static bool trng_trss_enabled(XlnxVersalTRng *s)
  149. {
  150. if (trng_in_reset(s)) {
  151. return false;
  152. }
  153. if (!ARRAY_FIELD_EX32(s->regs, CTRL, TRSSEN)) {
  154. return false;
  155. }
  156. if (!ARRAY_FIELD_EX32(s->regs, OSC_EN, VAL)) {
  157. return false;
  158. }
  159. return true;
  160. }
  161. static void trng_seed_128(uint32_t *seed, uint64_t h00, uint64_t h64)
  162. {
  163. seed[0] = extract64(h00, 0, 32);
  164. seed[1] = extract64(h00, 32, 32);
  165. seed[2] = extract64(h64, 0, 32);
  166. seed[3] = extract64(h64, 32, 32);
  167. }
  168. static void trng_reseed(XlnxVersalTRng *s)
  169. {
  170. bool ext_seed = ARRAY_FIELD_EX32(s->regs, CTRL, PRNGXS);
  171. bool pers_disabled = ARRAY_FIELD_EX32(s->regs, CTRL, PERSODISABLE);
  172. enum {
  173. U384_U8 = 384 / 8,
  174. U384_U32 = 384 / 32,
  175. };
  176. /*
  177. * Maximum seed length is len(personalized string) + len(ext seed).
  178. *
  179. * g_rand_set_seed_array() takes array of uint32 in host endian.
  180. */
  181. guint32 gs[U384_U32 * 2], *seed = &gs[U384_U32];
  182. /*
  183. * A disabled personalized string is the same as
  184. * a string with all zeros.
  185. *
  186. * The device's hardware spec defines 3 modes (all selectable
  187. * by guest at will and at anytime):
  188. * 1) External seeding
  189. * This is a PRNG mode, in which the produced sequence shall
  190. * be reproducible if reseeded by the same 384-bit seed, as
  191. * supplied by guest software.
  192. * 2) Test seeding
  193. * This is a PRNG mode, in which the produced sequence shall
  194. * be reproducible if reseeded by a 128-bit test seed, as
  195. * supplied by guest software.
  196. * 3) Truly-random seeding
  197. * This is the TRNG mode, in which the produced sequence is
  198. * periodically reseeded by a crypto-strength entropy source.
  199. *
  200. * To assist debugging of certain classes of software defects,
  201. * this QEMU model implements a 4th mode,
  202. * 4) Forced PRNG
  203. * When in this mode, a reproducible sequence is generated
  204. * if software has selected the TRNG mode (mode 2).
  205. *
  206. * This emulation-only mode can only be selected by setting
  207. * the uint64 property 'forced-prng' to a non-zero value.
  208. * Guest software cannot select this mode.
  209. */
  210. memset(gs, 0, sizeof(gs));
  211. if (!pers_disabled) {
  212. memcpy(gs, &s->regs[R_PER_STRNG_0], U384_U8);
  213. }
  214. if (ext_seed) {
  215. memcpy(seed, &s->regs[R_EXT_SEED_0], U384_U8);
  216. } else if (trng_test_enabled(s)) {
  217. trng_seed_128(seed, s->tst_seed[0], s->tst_seed[1]);
  218. } else if (s->forced_prng_seed) {
  219. s->forced_prng_count++;
  220. trng_seed_128(seed, s->forced_prng_count, s->forced_prng_seed);
  221. } else {
  222. qemu_guest_getrandom_nofail(seed, U384_U8);
  223. }
  224. g_rand_set_seed_array(s->prng, gs, ARRAY_SIZE(gs));
  225. s->rand_count = 0;
  226. s->rand_reseed = 1ULL << 48;
  227. }
  228. static void trng_regen(XlnxVersalTRng *s)
  229. {
  230. if (s->rand_reseed == 0) {
  231. TRNG_GUEST_ERROR(s, "Too many generations without a reseed");
  232. trng_reseed(s);
  233. }
  234. s->rand_reseed--;
  235. /*
  236. * In real hardware, each regen creates 256 bits, but QCNT
  237. * reports a max of 4.
  238. */
  239. ARRAY_FIELD_DP32(s->regs, STATUS, QCNT, 4);
  240. s->rand_count = 256 / 32;
  241. }
  242. static uint32_t trng_rdout(XlnxVersalTRng *s)
  243. {
  244. assert(s->rand_count);
  245. s->rand_count--;
  246. if (s->rand_count < 4) {
  247. ARRAY_FIELD_DP32(s->regs, STATUS, QCNT, s->rand_count);
  248. }
  249. return g_rand_int(s->prng);
  250. }
  251. static void trng_irq_update(XlnxVersalTRng *s)
  252. {
  253. bool pending = s->regs[R_TRNG_ISR] & ~s->regs[R_TRNG_IMR];
  254. qemu_set_irq(s->irq, pending);
  255. }
  256. static void trng_isr_postw(RegisterInfo *reg, uint64_t val64)
  257. {
  258. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  259. trng_irq_update(s);
  260. }
  261. static uint64_t trng_ier_prew(RegisterInfo *reg, uint64_t val64)
  262. {
  263. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  264. uint32_t val = val64;
  265. s->regs[R_TRNG_IMR] &= ~val;
  266. trng_irq_update(s);
  267. return 0;
  268. }
  269. static uint64_t trng_idr_prew(RegisterInfo *reg, uint64_t val64)
  270. {
  271. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  272. uint32_t val = val64;
  273. s->regs[R_TRNG_IMR] |= val;
  274. trng_irq_update(s);
  275. return 0;
  276. }
  277. static void trng_core_int_update(XlnxVersalTRng *s)
  278. {
  279. bool pending = false;
  280. uint32_t st = s->regs[R_STATUS];
  281. uint32_t en = s->regs[R_INT_CTRL];
  282. if (FIELD_EX32(st, STATUS, CERTF) && FIELD_EX32(en, INT_CTRL, CERTF_EN)) {
  283. pending = true;
  284. }
  285. if (FIELD_EX32(st, STATUS, DTF) && FIELD_EX32(en, INT_CTRL, DTF_EN)) {
  286. pending = true;
  287. }
  288. if (FIELD_EX32(st, STATUS, DONE) && FIELD_EX32(en, INT_CTRL, DONE_EN)) {
  289. pending = true;
  290. }
  291. ARRAY_FIELD_DP32(s->regs, TRNG_ISR, CORE_INT, pending);
  292. trng_irq_update(s);
  293. }
  294. static void trng_int_ctrl_postw(RegisterInfo *reg, uint64_t val64)
  295. {
  296. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  297. uint32_t v32 = val64;
  298. uint32_t clr_mask = 0;
  299. if (FIELD_EX32(v32, INT_CTRL, CERTF_RST)) {
  300. clr_mask |= R_STATUS_CERTF_MASK;
  301. }
  302. if (FIELD_EX32(v32, INT_CTRL, DTF_RST)) {
  303. clr_mask |= R_STATUS_DTF_MASK;
  304. }
  305. if (FIELD_EX32(v32, INT_CTRL, DONE_RST)) {
  306. clr_mask |= R_STATUS_DONE_MASK;
  307. }
  308. s->regs[R_STATUS] &= ~clr_mask;
  309. trng_core_int_update(s);
  310. }
  311. static void trng_done(XlnxVersalTRng *s)
  312. {
  313. ARRAY_FIELD_DP32(s->regs, STATUS, DONE, true);
  314. trng_core_int_update(s);
  315. }
  316. static void trng_fault_event_set(XlnxVersalTRng *s, uint32_t events)
  317. {
  318. bool pending = false;
  319. /* Disabled TRSS cannot generate any fault event */
  320. if (!trng_trss_enabled(s)) {
  321. return;
  322. }
  323. if (FIELD_EX32(events, STATUS, CERTF)) {
  324. /* In older version, ERTU must be enabled explicitly to get CERTF */
  325. if (trng_older_than_v2(s) &&
  326. !ARRAY_FIELD_EX32(s->regs, CTRL, QERTUEN)) {
  327. TRNG_WARN(s, "CERTF injection ignored: ERTU disabled");
  328. } else {
  329. ARRAY_FIELD_DP32(s->regs, STATUS, CERTF, true);
  330. pending = true;
  331. }
  332. }
  333. if (FIELD_EX32(events, STATUS, DTF)) {
  334. ARRAY_FIELD_DP32(s->regs, STATUS, DTF, true);
  335. pending = true;
  336. }
  337. if (pending) {
  338. trng_core_int_update(s);
  339. }
  340. }
  341. static void trng_soft_reset(XlnxVersalTRng *s)
  342. {
  343. s->rand_count = 0;
  344. s->regs[R_STATUS] = 0;
  345. ARRAY_FIELD_DP32(s->regs, TRNG_ISR, CORE_INT, 0);
  346. }
  347. static void trng_ctrl_postw(RegisterInfo *reg, uint64_t val64)
  348. {
  349. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  350. if (trng_in_reset(s)) {
  351. return;
  352. }
  353. if (FIELD_EX32(val64, CTRL, PRNGSRST)) {
  354. trng_soft_reset(s);
  355. trng_irq_update(s);
  356. return;
  357. }
  358. if (!FIELD_EX32(val64, CTRL, PRNGSTART)) {
  359. return;
  360. }
  361. if (FIELD_EX32(val64, CTRL, PRNGMODE)) {
  362. trng_regen(s);
  363. } else {
  364. trng_reseed(s);
  365. }
  366. trng_done(s);
  367. }
  368. static void trng_ctrl4_postw(RegisterInfo *reg, uint64_t val64)
  369. {
  370. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  371. /* Only applies to test mode with TRSS enabled */
  372. if (!trng_test_enabled(s) || !trng_trss_enabled(s)) {
  373. return;
  374. }
  375. /* Shift in a single bit. */
  376. s->tst_seed[1] <<= 1;
  377. s->tst_seed[1] |= s->tst_seed[0] >> 63;
  378. s->tst_seed[0] <<= 1;
  379. s->tst_seed[0] |= val64 & 1;
  380. trng_reseed(s);
  381. trng_regen(s);
  382. }
  383. static uint64_t trng_core_out_postr(RegisterInfo *reg, uint64_t val)
  384. {
  385. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  386. bool oneshot = ARRAY_FIELD_EX32(s->regs, CTRL, SINGLEGENMODE);
  387. bool start = ARRAY_FIELD_EX32(s->regs, CTRL, PRNGSTART);
  388. uint32_t r = 0xbad;
  389. if (trng_in_reset(s)) {
  390. TRNG_GUEST_ERROR(s, "Reading random number while in reset!");
  391. return r;
  392. }
  393. if (s->rand_count == 0) {
  394. TRNG_GUEST_ERROR(s, "Reading random number when unavailable!");
  395. return r;
  396. }
  397. r = trng_rdout(s);
  398. /* Automatic mode regenerates when half the output reg is empty. */
  399. if (!oneshot && start && s->rand_count <= 3) {
  400. trng_regen(s);
  401. }
  402. return r;
  403. }
  404. static void trng_reset(XlnxVersalTRng *s)
  405. {
  406. unsigned int i;
  407. s->forced_prng_count = 0;
  408. for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) {
  409. register_reset(&s->regs_info[i]);
  410. }
  411. trng_soft_reset(s);
  412. trng_irq_update(s);
  413. }
  414. static uint64_t trng_reset_prew(RegisterInfo *reg, uint64_t val64)
  415. {
  416. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg->opaque);
  417. if (!ARRAY_FIELD_EX32(s->regs, RESET, VAL) &&
  418. FIELD_EX32(val64, RESET, VAL)) {
  419. trng_reset(s);
  420. }
  421. return val64;
  422. }
  423. static uint64_t trng_register_read(void *opaque, hwaddr addr, unsigned size)
  424. {
  425. /*
  426. * Guest provided seed and personalized strings cannot be
  427. * read back, and read attempts return value of A_STATUS.
  428. */
  429. switch (addr) {
  430. case A_EXT_SEED_0 ... A_PER_STRNG_11:
  431. addr = A_STATUS;
  432. break;
  433. }
  434. return register_read_memory(opaque, addr, size);
  435. }
  436. static void trng_register_write(void *opaque, hwaddr addr,
  437. uint64_t value, unsigned size)
  438. {
  439. RegisterInfoArray *reg_array = opaque;
  440. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(reg_array->r[0]->opaque);
  441. if (trng_older_than_v2(s)) {
  442. switch (addr) {
  443. case A_CTRL:
  444. value = FIELD_DP64(value, CTRL, PERSODISABLE, 0);
  445. value = FIELD_DP64(value, CTRL, SINGLEGENMODE, 0);
  446. break;
  447. case A_CTRL_2:
  448. case A_CTRL_3:
  449. case A_CTRL_4:
  450. return;
  451. }
  452. } else {
  453. switch (addr) {
  454. case A_CTRL:
  455. value = FIELD_DP64(value, CTRL, EATAU, 0);
  456. value = FIELD_DP64(value, CTRL, QERTUEN, 0);
  457. break;
  458. }
  459. }
  460. register_write_memory(opaque, addr, value, size);
  461. }
  462. static RegisterAccessInfo trng_regs_info[] = {
  463. { .name = "INT_CTRL", .addr = A_INT_CTRL,
  464. .post_write = trng_int_ctrl_postw,
  465. },{ .name = "STATUS", .addr = A_STATUS,
  466. .ro = 0xfff,
  467. },{ .name = "CTRL", .addr = A_CTRL,
  468. .post_write = trng_ctrl_postw,
  469. },{ .name = "CTRL_2", .addr = A_CTRL_2,
  470. .reset = 0x210c,
  471. },{ .name = "CTRL_3", .addr = A_CTRL_3,
  472. .reset = 0x26f09,
  473. },{ .name = "CTRL_4", .addr = A_CTRL_4,
  474. .post_write = trng_ctrl4_postw,
  475. },{ .name = "EXT_SEED_0", .addr = A_EXT_SEED_0,
  476. },{ .name = "EXT_SEED_1", .addr = A_EXT_SEED_1,
  477. },{ .name = "EXT_SEED_2", .addr = A_EXT_SEED_2,
  478. },{ .name = "EXT_SEED_3", .addr = A_EXT_SEED_3,
  479. },{ .name = "EXT_SEED_4", .addr = A_EXT_SEED_4,
  480. },{ .name = "EXT_SEED_5", .addr = A_EXT_SEED_5,
  481. },{ .name = "EXT_SEED_6", .addr = A_EXT_SEED_6,
  482. },{ .name = "EXT_SEED_7", .addr = A_EXT_SEED_7,
  483. },{ .name = "EXT_SEED_8", .addr = A_EXT_SEED_8,
  484. },{ .name = "EXT_SEED_9", .addr = A_EXT_SEED_9,
  485. },{ .name = "EXT_SEED_10", .addr = A_EXT_SEED_10,
  486. },{ .name = "EXT_SEED_11", .addr = A_EXT_SEED_11,
  487. },{ .name = "PER_STRNG_0", .addr = A_PER_STRNG_0,
  488. },{ .name = "PER_STRNG_1", .addr = A_PER_STRNG_1,
  489. },{ .name = "PER_STRNG_2", .addr = A_PER_STRNG_2,
  490. },{ .name = "PER_STRNG_3", .addr = A_PER_STRNG_3,
  491. },{ .name = "PER_STRNG_4", .addr = A_PER_STRNG_4,
  492. },{ .name = "PER_STRNG_5", .addr = A_PER_STRNG_5,
  493. },{ .name = "PER_STRNG_6", .addr = A_PER_STRNG_6,
  494. },{ .name = "PER_STRNG_7", .addr = A_PER_STRNG_7,
  495. },{ .name = "PER_STRNG_8", .addr = A_PER_STRNG_8,
  496. },{ .name = "PER_STRNG_9", .addr = A_PER_STRNG_9,
  497. },{ .name = "PER_STRNG_10", .addr = A_PER_STRNG_10,
  498. },{ .name = "PER_STRNG_11", .addr = A_PER_STRNG_11,
  499. },{ .name = "CORE_OUTPUT", .addr = A_CORE_OUTPUT,
  500. .ro = 0xffffffff,
  501. .post_read = trng_core_out_postr,
  502. },{ .name = "RESET", .addr = A_RESET,
  503. .reset = 0x1,
  504. .pre_write = trng_reset_prew,
  505. },{ .name = "OSC_EN", .addr = A_OSC_EN,
  506. },{ .name = "TRNG_ISR", .addr = A_TRNG_ISR,
  507. .w1c = 0x3,
  508. .post_write = trng_isr_postw,
  509. },{ .name = "TRNG_IMR", .addr = A_TRNG_IMR,
  510. .reset = 0x3,
  511. .ro = 0x3,
  512. },{ .name = "TRNG_IER", .addr = A_TRNG_IER,
  513. .pre_write = trng_ier_prew,
  514. },{ .name = "TRNG_IDR", .addr = A_TRNG_IDR,
  515. .pre_write = trng_idr_prew,
  516. },{ .name = "SLV_ERR_CTRL", .addr = A_SLV_ERR_CTRL,
  517. }
  518. };
  519. static const MemoryRegionOps trng_ops = {
  520. .read = trng_register_read,
  521. .write = trng_register_write,
  522. .endianness = DEVICE_LITTLE_ENDIAN,
  523. .valid = {
  524. .min_access_size = 4,
  525. .max_access_size = 4,
  526. },
  527. };
  528. static void trng_init(Object *obj)
  529. {
  530. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(obj);
  531. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  532. RegisterInfoArray *reg_array;
  533. reg_array =
  534. register_init_block32(DEVICE(obj), trng_regs_info,
  535. ARRAY_SIZE(trng_regs_info),
  536. s->regs_info, s->regs,
  537. &trng_ops,
  538. XLNX_VERSAL_TRNG_ERR_DEBUG,
  539. R_MAX * 4);
  540. sysbus_init_mmio(sbd, &reg_array->mem);
  541. sysbus_init_irq(sbd, &s->irq);
  542. s->prng = g_rand_new();
  543. }
  544. static void trng_unrealize(DeviceState *dev)
  545. {
  546. XlnxVersalTRng *s = XLNX_VERSAL_TRNG(dev);
  547. g_rand_free(s->prng);
  548. s->prng = NULL;
  549. }
  550. static void trng_reset_hold(Object *obj, ResetType type)
  551. {
  552. trng_reset(XLNX_VERSAL_TRNG(obj));
  553. }
  554. static void trng_prop_fault_event_set(Object *obj, Visitor *v,
  555. const char *name, void *opaque,
  556. Error **errp)
  557. {
  558. Property *prop = opaque;
  559. uint32_t *events = object_field_prop_ptr(obj, prop);
  560. if (!visit_type_uint32(v, name, events, errp)) {
  561. return;
  562. }
  563. trng_fault_event_set(XLNX_VERSAL_TRNG(obj), *events);
  564. }
  565. static const PropertyInfo trng_prop_fault_events = {
  566. .name = "uint32:bits",
  567. .description = "Set to trigger TRNG fault events",
  568. .set = trng_prop_fault_event_set,
  569. .realized_set_allowed = true,
  570. };
  571. static PropertyInfo trng_prop_uint64; /* to extend qdev_prop_uint64 */
  572. static Property trng_props[] = {
  573. DEFINE_PROP_UINT64("forced-prng", XlnxVersalTRng, forced_prng_seed, 0),
  574. DEFINE_PROP_UINT32("hw-version", XlnxVersalTRng, hw_version, 0x0200),
  575. DEFINE_PROP("fips-fault-events", XlnxVersalTRng, forced_faults,
  576. trng_prop_fault_events, uint32_t),
  577. DEFINE_PROP_END_OF_LIST(),
  578. };
  579. static const VMStateDescription vmstate_trng = {
  580. .name = TYPE_XLNX_VERSAL_TRNG,
  581. .version_id = 1,
  582. .minimum_version_id = 1,
  583. .fields = (const VMStateField[]) {
  584. VMSTATE_UINT32(rand_count, XlnxVersalTRng),
  585. VMSTATE_UINT64(rand_reseed, XlnxVersalTRng),
  586. VMSTATE_UINT64(forced_prng_count, XlnxVersalTRng),
  587. VMSTATE_UINT64_ARRAY(tst_seed, XlnxVersalTRng, 2),
  588. VMSTATE_UINT32_ARRAY(regs, XlnxVersalTRng, R_MAX),
  589. VMSTATE_END_OF_LIST(),
  590. }
  591. };
  592. static void trng_class_init(ObjectClass *klass, void *data)
  593. {
  594. DeviceClass *dc = DEVICE_CLASS(klass);
  595. ResettableClass *rc = RESETTABLE_CLASS(klass);
  596. dc->vmsd = &vmstate_trng;
  597. dc->unrealize = trng_unrealize;
  598. rc->phases.hold = trng_reset_hold;
  599. /* Clone uint64 property with set allowed after realized */
  600. trng_prop_uint64 = qdev_prop_uint64;
  601. trng_prop_uint64.realized_set_allowed = true;
  602. trng_props[0].info = &trng_prop_uint64;
  603. device_class_set_props(dc, trng_props);
  604. }
  605. static const TypeInfo trng_info = {
  606. .name = TYPE_XLNX_VERSAL_TRNG,
  607. .parent = TYPE_SYS_BUS_DEVICE,
  608. .instance_size = sizeof(XlnxVersalTRng),
  609. .class_init = trng_class_init,
  610. .instance_init = trng_init,
  611. };
  612. static void trng_register_types(void)
  613. {
  614. type_register_static(&trng_info);
  615. }
  616. type_init(trng_register_types)