2
0

iosb.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * QEMU IOSB emulation
  3. *
  4. * Copyright (c) 2019 Laurent Vivier
  5. * Copyright (c) 2022 Mark Cave-Ayland
  6. *
  7. * SPDX-License-Identifier: GPL-2.0-or-later
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu/log.h"
  11. #include "migration/vmstate.h"
  12. #include "hw/sysbus.h"
  13. #include "hw/misc/iosb.h"
  14. #include "trace.h"
  15. #define IOSB_SIZE 0x2000
  16. #define IOSB_CONFIG 0x0
  17. #define IOSB_CONFIG2 0x100
  18. #define IOSB_SONIC_SCSI 0x200
  19. #define IOSB_REVISION 0x300
  20. #define IOSB_SCSI_RESID 0x400
  21. #define IOSB_BRIGHTNESS 0x500
  22. #define IOSB_TIMEOUT 0x600
  23. static uint64_t iosb_read(void *opaque, hwaddr addr,
  24. unsigned size)
  25. {
  26. IOSBState *s = IOSB(opaque);
  27. uint64_t val = 0;
  28. switch (addr) {
  29. case IOSB_CONFIG:
  30. case IOSB_CONFIG2:
  31. case IOSB_SONIC_SCSI:
  32. case IOSB_REVISION:
  33. case IOSB_SCSI_RESID:
  34. case IOSB_BRIGHTNESS:
  35. case IOSB_TIMEOUT:
  36. val = s->regs[addr >> 8];
  37. break;
  38. default:
  39. qemu_log_mask(LOG_UNIMP, "IOSB: unimplemented read addr=0x%"PRIx64
  40. " val=0x%"PRIx64 " size=%d\n",
  41. addr, val, size);
  42. }
  43. trace_iosb_read(addr, val, size);
  44. return val;
  45. }
  46. static void iosb_write(void *opaque, hwaddr addr, uint64_t val,
  47. unsigned size)
  48. {
  49. IOSBState *s = IOSB(opaque);
  50. switch (addr) {
  51. case IOSB_CONFIG:
  52. case IOSB_CONFIG2:
  53. case IOSB_SONIC_SCSI:
  54. case IOSB_REVISION:
  55. case IOSB_SCSI_RESID:
  56. case IOSB_BRIGHTNESS:
  57. case IOSB_TIMEOUT:
  58. s->regs[addr >> 8] = val;
  59. break;
  60. default:
  61. qemu_log_mask(LOG_UNIMP, "IOSB: unimplemented write addr=0x%"PRIx64
  62. " val=0x%"PRIx64 " size=%d\n",
  63. addr, val, size);
  64. }
  65. trace_iosb_write(addr, val, size);
  66. }
  67. static const MemoryRegionOps iosb_mmio_ops = {
  68. .read = iosb_read,
  69. .write = iosb_write,
  70. .endianness = DEVICE_BIG_ENDIAN,
  71. };
  72. static void iosb_reset_hold(Object *obj, ResetType type)
  73. {
  74. IOSBState *s = IOSB(obj);
  75. memset(s->regs, 0, sizeof(s->regs));
  76. /* BCLK 33 MHz */
  77. s->regs[IOSB_CONFIG >> 8] = 1;
  78. }
  79. static void iosb_init(Object *obj)
  80. {
  81. IOSBState *s = IOSB(obj);
  82. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  83. memory_region_init_io(&s->mem_regs, obj, &iosb_mmio_ops, s, "IOSB",
  84. IOSB_SIZE);
  85. sysbus_init_mmio(sbd, &s->mem_regs);
  86. }
  87. static const VMStateDescription vmstate_iosb = {
  88. .name = "IOSB",
  89. .version_id = 1,
  90. .minimum_version_id = 1,
  91. .fields = (const VMStateField[]) {
  92. VMSTATE_UINT32_ARRAY(regs, IOSBState, IOSB_REGS),
  93. VMSTATE_END_OF_LIST()
  94. }
  95. };
  96. static void iosb_class_init(ObjectClass *oc, void *data)
  97. {
  98. DeviceClass *dc = DEVICE_CLASS(oc);
  99. ResettableClass *rc = RESETTABLE_CLASS(oc);
  100. dc->vmsd = &vmstate_iosb;
  101. rc->phases.hold = iosb_reset_hold;
  102. }
  103. static const TypeInfo iosb_info_types[] = {
  104. {
  105. .name = TYPE_IOSB,
  106. .parent = TYPE_SYS_BUS_DEVICE,
  107. .instance_size = sizeof(IOSBState),
  108. .instance_init = iosb_init,
  109. .class_init = iosb_class_init,
  110. },
  111. };
  112. DEFINE_TYPES(iosb_info_types)