omap_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. /*
  2. * TI OMAP processors GPIO emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/hw.h"
  22. #include "hw/arm/omap.h"
  23. #include "hw/sysbus.h"
  24. #include "qemu/error-report.h"
  25. #include "qapi/error.h"
  26. struct omap_gpio_s {
  27. qemu_irq irq;
  28. qemu_irq handler[16];
  29. uint16_t inputs;
  30. uint16_t outputs;
  31. uint16_t dir;
  32. uint16_t edge;
  33. uint16_t mask;
  34. uint16_t ints;
  35. uint16_t pins;
  36. };
  37. #define TYPE_OMAP1_GPIO "omap-gpio"
  38. #define OMAP1_GPIO(obj) \
  39. OBJECT_CHECK(struct omap_gpif_s, (obj), TYPE_OMAP1_GPIO)
  40. struct omap_gpif_s {
  41. SysBusDevice parent_obj;
  42. MemoryRegion iomem;
  43. int mpu_model;
  44. void *clk;
  45. struct omap_gpio_s omap1;
  46. };
  47. /* General-Purpose I/O of OMAP1 */
  48. static void omap_gpio_set(void *opaque, int line, int level)
  49. {
  50. struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1;
  51. uint16_t prev = s->inputs;
  52. if (level)
  53. s->inputs |= 1 << line;
  54. else
  55. s->inputs &= ~(1 << line);
  56. if (((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) &
  57. (1 << line) & s->dir & ~s->mask) {
  58. s->ints |= 1 << line;
  59. qemu_irq_raise(s->irq);
  60. }
  61. }
  62. static uint64_t omap_gpio_read(void *opaque, hwaddr addr,
  63. unsigned size)
  64. {
  65. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  66. int offset = addr & OMAP_MPUI_REG_MASK;
  67. if (size != 2) {
  68. return omap_badwidth_read16(opaque, addr);
  69. }
  70. switch (offset) {
  71. case 0x00: /* DATA_INPUT */
  72. return s->inputs & s->pins;
  73. case 0x04: /* DATA_OUTPUT */
  74. return s->outputs;
  75. case 0x08: /* DIRECTION_CONTROL */
  76. return s->dir;
  77. case 0x0c: /* INTERRUPT_CONTROL */
  78. return s->edge;
  79. case 0x10: /* INTERRUPT_MASK */
  80. return s->mask;
  81. case 0x14: /* INTERRUPT_STATUS */
  82. return s->ints;
  83. case 0x18: /* PIN_CONTROL (not in OMAP310) */
  84. OMAP_BAD_REG(addr);
  85. return s->pins;
  86. }
  87. OMAP_BAD_REG(addr);
  88. return 0;
  89. }
  90. static void omap_gpio_write(void *opaque, hwaddr addr,
  91. uint64_t value, unsigned size)
  92. {
  93. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  94. int offset = addr & OMAP_MPUI_REG_MASK;
  95. uint16_t diff;
  96. int ln;
  97. if (size != 2) {
  98. omap_badwidth_write16(opaque, addr, value);
  99. return;
  100. }
  101. switch (offset) {
  102. case 0x00: /* DATA_INPUT */
  103. OMAP_RO_REG(addr);
  104. return;
  105. case 0x04: /* DATA_OUTPUT */
  106. diff = (s->outputs ^ value) & ~s->dir;
  107. s->outputs = value;
  108. while ((ln = ctz32(diff)) != 32) {
  109. if (s->handler[ln])
  110. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  111. diff &= ~(1 << ln);
  112. }
  113. break;
  114. case 0x08: /* DIRECTION_CONTROL */
  115. diff = s->outputs & (s->dir ^ value);
  116. s->dir = value;
  117. value = s->outputs & ~s->dir;
  118. while ((ln = ctz32(diff)) != 32) {
  119. if (s->handler[ln])
  120. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  121. diff &= ~(1 << ln);
  122. }
  123. break;
  124. case 0x0c: /* INTERRUPT_CONTROL */
  125. s->edge = value;
  126. break;
  127. case 0x10: /* INTERRUPT_MASK */
  128. s->mask = value;
  129. break;
  130. case 0x14: /* INTERRUPT_STATUS */
  131. s->ints &= ~value;
  132. if (!s->ints)
  133. qemu_irq_lower(s->irq);
  134. break;
  135. case 0x18: /* PIN_CONTROL (not in OMAP310 TRM) */
  136. OMAP_BAD_REG(addr);
  137. s->pins = value;
  138. break;
  139. default:
  140. OMAP_BAD_REG(addr);
  141. return;
  142. }
  143. }
  144. /* *Some* sources say the memory region is 32-bit. */
  145. static const MemoryRegionOps omap_gpio_ops = {
  146. .read = omap_gpio_read,
  147. .write = omap_gpio_write,
  148. .endianness = DEVICE_NATIVE_ENDIAN,
  149. };
  150. static void omap_gpio_reset(struct omap_gpio_s *s)
  151. {
  152. s->inputs = 0;
  153. s->outputs = ~0;
  154. s->dir = ~0;
  155. s->edge = ~0;
  156. s->mask = ~0;
  157. s->ints = 0;
  158. s->pins = ~0;
  159. }
  160. struct omap2_gpio_s {
  161. qemu_irq irq[2];
  162. qemu_irq wkup;
  163. qemu_irq *handler;
  164. MemoryRegion iomem;
  165. uint8_t revision;
  166. uint8_t config[2];
  167. uint32_t inputs;
  168. uint32_t outputs;
  169. uint32_t dir;
  170. uint32_t level[2];
  171. uint32_t edge[2];
  172. uint32_t mask[2];
  173. uint32_t wumask;
  174. uint32_t ints[2];
  175. uint32_t debounce;
  176. uint8_t delay;
  177. };
  178. #define TYPE_OMAP2_GPIO "omap2-gpio"
  179. #define OMAP2_GPIO(obj) \
  180. OBJECT_CHECK(struct omap2_gpif_s, (obj), TYPE_OMAP2_GPIO)
  181. struct omap2_gpif_s {
  182. SysBusDevice parent_obj;
  183. MemoryRegion iomem;
  184. int mpu_model;
  185. void *iclk;
  186. void *fclk[6];
  187. int modulecount;
  188. struct omap2_gpio_s *modules;
  189. qemu_irq *handler;
  190. int autoidle;
  191. int gpo;
  192. };
  193. /* General-Purpose Interface of OMAP2/3 */
  194. static inline void omap2_gpio_module_int_update(struct omap2_gpio_s *s,
  195. int line)
  196. {
  197. qemu_set_irq(s->irq[line], s->ints[line] & s->mask[line]);
  198. }
  199. static void omap2_gpio_module_wake(struct omap2_gpio_s *s, int line)
  200. {
  201. if (!(s->config[0] & (1 << 2))) /* ENAWAKEUP */
  202. return;
  203. if (!(s->config[0] & (3 << 3))) /* Force Idle */
  204. return;
  205. if (!(s->wumask & (1 << line)))
  206. return;
  207. qemu_irq_raise(s->wkup);
  208. }
  209. static inline void omap2_gpio_module_out_update(struct omap2_gpio_s *s,
  210. uint32_t diff)
  211. {
  212. int ln;
  213. s->outputs ^= diff;
  214. diff &= ~s->dir;
  215. while ((ln = ctz32(diff)) != 32) {
  216. qemu_set_irq(s->handler[ln], (s->outputs >> ln) & 1);
  217. diff &= ~(1 << ln);
  218. }
  219. }
  220. static void omap2_gpio_module_level_update(struct omap2_gpio_s *s, int line)
  221. {
  222. s->ints[line] |= s->dir &
  223. ((s->inputs & s->level[1]) | (~s->inputs & s->level[0]));
  224. omap2_gpio_module_int_update(s, line);
  225. }
  226. static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line)
  227. {
  228. s->ints[0] |= 1 << line;
  229. omap2_gpio_module_int_update(s, 0);
  230. s->ints[1] |= 1 << line;
  231. omap2_gpio_module_int_update(s, 1);
  232. omap2_gpio_module_wake(s, line);
  233. }
  234. static void omap2_gpio_set(void *opaque, int line, int level)
  235. {
  236. struct omap2_gpif_s *p = opaque;
  237. struct omap2_gpio_s *s = &p->modules[line >> 5];
  238. line &= 31;
  239. if (level) {
  240. if (s->dir & (1 << line) & ((~s->inputs & s->edge[0]) | s->level[1]))
  241. omap2_gpio_module_int(s, line);
  242. s->inputs |= 1 << line;
  243. } else {
  244. if (s->dir & (1 << line) & ((s->inputs & s->edge[1]) | s->level[0]))
  245. omap2_gpio_module_int(s, line);
  246. s->inputs &= ~(1 << line);
  247. }
  248. }
  249. static void omap2_gpio_module_reset(struct omap2_gpio_s *s)
  250. {
  251. s->config[0] = 0;
  252. s->config[1] = 2;
  253. s->ints[0] = 0;
  254. s->ints[1] = 0;
  255. s->mask[0] = 0;
  256. s->mask[1] = 0;
  257. s->wumask = 0;
  258. s->dir = ~0;
  259. s->level[0] = 0;
  260. s->level[1] = 0;
  261. s->edge[0] = 0;
  262. s->edge[1] = 0;
  263. s->debounce = 0;
  264. s->delay = 0;
  265. }
  266. static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr)
  267. {
  268. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  269. switch (addr) {
  270. case 0x00: /* GPIO_REVISION */
  271. return s->revision;
  272. case 0x10: /* GPIO_SYSCONFIG */
  273. return s->config[0];
  274. case 0x14: /* GPIO_SYSSTATUS */
  275. return 0x01;
  276. case 0x18: /* GPIO_IRQSTATUS1 */
  277. return s->ints[0];
  278. case 0x1c: /* GPIO_IRQENABLE1 */
  279. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  280. case 0x64: /* GPIO_SETIRQENABLE1 */
  281. return s->mask[0];
  282. case 0x20: /* GPIO_WAKEUPENABLE */
  283. case 0x80: /* GPIO_CLEARWKUENA */
  284. case 0x84: /* GPIO_SETWKUENA */
  285. return s->wumask;
  286. case 0x28: /* GPIO_IRQSTATUS2 */
  287. return s->ints[1];
  288. case 0x2c: /* GPIO_IRQENABLE2 */
  289. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  290. case 0x74: /* GPIO_SETIREQNEABLE2 */
  291. return s->mask[1];
  292. case 0x30: /* GPIO_CTRL */
  293. return s->config[1];
  294. case 0x34: /* GPIO_OE */
  295. return s->dir;
  296. case 0x38: /* GPIO_DATAIN */
  297. return s->inputs;
  298. case 0x3c: /* GPIO_DATAOUT */
  299. case 0x90: /* GPIO_CLEARDATAOUT */
  300. case 0x94: /* GPIO_SETDATAOUT */
  301. return s->outputs;
  302. case 0x40: /* GPIO_LEVELDETECT0 */
  303. return s->level[0];
  304. case 0x44: /* GPIO_LEVELDETECT1 */
  305. return s->level[1];
  306. case 0x48: /* GPIO_RISINGDETECT */
  307. return s->edge[0];
  308. case 0x4c: /* GPIO_FALLINGDETECT */
  309. return s->edge[1];
  310. case 0x50: /* GPIO_DEBOUNCENABLE */
  311. return s->debounce;
  312. case 0x54: /* GPIO_DEBOUNCINGTIME */
  313. return s->delay;
  314. }
  315. OMAP_BAD_REG(addr);
  316. return 0;
  317. }
  318. static void omap2_gpio_module_write(void *opaque, hwaddr addr,
  319. uint32_t value)
  320. {
  321. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  322. uint32_t diff;
  323. int ln;
  324. switch (addr) {
  325. case 0x00: /* GPIO_REVISION */
  326. case 0x14: /* GPIO_SYSSTATUS */
  327. case 0x38: /* GPIO_DATAIN */
  328. OMAP_RO_REG(addr);
  329. break;
  330. case 0x10: /* GPIO_SYSCONFIG */
  331. if (((value >> 3) & 3) == 3)
  332. fprintf(stderr, "%s: bad IDLEMODE value\n", __func__);
  333. if (value & 2)
  334. omap2_gpio_module_reset(s);
  335. s->config[0] = value & 0x1d;
  336. break;
  337. case 0x18: /* GPIO_IRQSTATUS1 */
  338. if (s->ints[0] & value) {
  339. s->ints[0] &= ~value;
  340. omap2_gpio_module_level_update(s, 0);
  341. }
  342. break;
  343. case 0x1c: /* GPIO_IRQENABLE1 */
  344. s->mask[0] = value;
  345. omap2_gpio_module_int_update(s, 0);
  346. break;
  347. case 0x20: /* GPIO_WAKEUPENABLE */
  348. s->wumask = value;
  349. break;
  350. case 0x28: /* GPIO_IRQSTATUS2 */
  351. if (s->ints[1] & value) {
  352. s->ints[1] &= ~value;
  353. omap2_gpio_module_level_update(s, 1);
  354. }
  355. break;
  356. case 0x2c: /* GPIO_IRQENABLE2 */
  357. s->mask[1] = value;
  358. omap2_gpio_module_int_update(s, 1);
  359. break;
  360. case 0x30: /* GPIO_CTRL */
  361. s->config[1] = value & 7;
  362. break;
  363. case 0x34: /* GPIO_OE */
  364. diff = s->outputs & (s->dir ^ value);
  365. s->dir = value;
  366. value = s->outputs & ~s->dir;
  367. while ((ln = ctz32(diff)) != 32) {
  368. diff &= ~(1 << ln);
  369. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  370. }
  371. omap2_gpio_module_level_update(s, 0);
  372. omap2_gpio_module_level_update(s, 1);
  373. break;
  374. case 0x3c: /* GPIO_DATAOUT */
  375. omap2_gpio_module_out_update(s, s->outputs ^ value);
  376. break;
  377. case 0x40: /* GPIO_LEVELDETECT0 */
  378. s->level[0] = value;
  379. omap2_gpio_module_level_update(s, 0);
  380. omap2_gpio_module_level_update(s, 1);
  381. break;
  382. case 0x44: /* GPIO_LEVELDETECT1 */
  383. s->level[1] = value;
  384. omap2_gpio_module_level_update(s, 0);
  385. omap2_gpio_module_level_update(s, 1);
  386. break;
  387. case 0x48: /* GPIO_RISINGDETECT */
  388. s->edge[0] = value;
  389. break;
  390. case 0x4c: /* GPIO_FALLINGDETECT */
  391. s->edge[1] = value;
  392. break;
  393. case 0x50: /* GPIO_DEBOUNCENABLE */
  394. s->debounce = value;
  395. break;
  396. case 0x54: /* GPIO_DEBOUNCINGTIME */
  397. s->delay = value;
  398. break;
  399. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  400. s->mask[0] &= ~value;
  401. omap2_gpio_module_int_update(s, 0);
  402. break;
  403. case 0x64: /* GPIO_SETIRQENABLE1 */
  404. s->mask[0] |= value;
  405. omap2_gpio_module_int_update(s, 0);
  406. break;
  407. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  408. s->mask[1] &= ~value;
  409. omap2_gpio_module_int_update(s, 1);
  410. break;
  411. case 0x74: /* GPIO_SETIREQNEABLE2 */
  412. s->mask[1] |= value;
  413. omap2_gpio_module_int_update(s, 1);
  414. break;
  415. case 0x80: /* GPIO_CLEARWKUENA */
  416. s->wumask &= ~value;
  417. break;
  418. case 0x84: /* GPIO_SETWKUENA */
  419. s->wumask |= value;
  420. break;
  421. case 0x90: /* GPIO_CLEARDATAOUT */
  422. omap2_gpio_module_out_update(s, s->outputs & value);
  423. break;
  424. case 0x94: /* GPIO_SETDATAOUT */
  425. omap2_gpio_module_out_update(s, ~s->outputs & value);
  426. break;
  427. default:
  428. OMAP_BAD_REG(addr);
  429. return;
  430. }
  431. }
  432. static uint64_t omap2_gpio_module_readp(void *opaque, hwaddr addr,
  433. unsigned size)
  434. {
  435. return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3);
  436. }
  437. static void omap2_gpio_module_writep(void *opaque, hwaddr addr,
  438. uint64_t value, unsigned size)
  439. {
  440. uint32_t cur = 0;
  441. uint32_t mask = 0xffff;
  442. if (size == 4) {
  443. omap2_gpio_module_write(opaque, addr, value);
  444. return;
  445. }
  446. switch (addr & ~3) {
  447. case 0x00: /* GPIO_REVISION */
  448. case 0x14: /* GPIO_SYSSTATUS */
  449. case 0x38: /* GPIO_DATAIN */
  450. OMAP_RO_REG(addr);
  451. break;
  452. case 0x10: /* GPIO_SYSCONFIG */
  453. case 0x1c: /* GPIO_IRQENABLE1 */
  454. case 0x20: /* GPIO_WAKEUPENABLE */
  455. case 0x2c: /* GPIO_IRQENABLE2 */
  456. case 0x30: /* GPIO_CTRL */
  457. case 0x34: /* GPIO_OE */
  458. case 0x3c: /* GPIO_DATAOUT */
  459. case 0x40: /* GPIO_LEVELDETECT0 */
  460. case 0x44: /* GPIO_LEVELDETECT1 */
  461. case 0x48: /* GPIO_RISINGDETECT */
  462. case 0x4c: /* GPIO_FALLINGDETECT */
  463. case 0x50: /* GPIO_DEBOUNCENABLE */
  464. case 0x54: /* GPIO_DEBOUNCINGTIME */
  465. cur = omap2_gpio_module_read(opaque, addr & ~3) &
  466. ~(mask << ((addr & 3) << 3));
  467. /* Fall through. */
  468. case 0x18: /* GPIO_IRQSTATUS1 */
  469. case 0x28: /* GPIO_IRQSTATUS2 */
  470. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  471. case 0x64: /* GPIO_SETIRQENABLE1 */
  472. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  473. case 0x74: /* GPIO_SETIREQNEABLE2 */
  474. case 0x80: /* GPIO_CLEARWKUENA */
  475. case 0x84: /* GPIO_SETWKUENA */
  476. case 0x90: /* GPIO_CLEARDATAOUT */
  477. case 0x94: /* GPIO_SETDATAOUT */
  478. value <<= (addr & 3) << 3;
  479. omap2_gpio_module_write(opaque, addr, cur | value);
  480. break;
  481. default:
  482. OMAP_BAD_REG(addr);
  483. return;
  484. }
  485. }
  486. static const MemoryRegionOps omap2_gpio_module_ops = {
  487. .read = omap2_gpio_module_readp,
  488. .write = omap2_gpio_module_writep,
  489. .valid.min_access_size = 1,
  490. .valid.max_access_size = 4,
  491. .endianness = DEVICE_NATIVE_ENDIAN,
  492. };
  493. static void omap_gpif_reset(DeviceState *dev)
  494. {
  495. struct omap_gpif_s *s = OMAP1_GPIO(dev);
  496. omap_gpio_reset(&s->omap1);
  497. }
  498. static void omap2_gpif_reset(DeviceState *dev)
  499. {
  500. struct omap2_gpif_s *s = OMAP2_GPIO(dev);
  501. int i;
  502. for (i = 0; i < s->modulecount; i++) {
  503. omap2_gpio_module_reset(&s->modules[i]);
  504. }
  505. s->autoidle = 0;
  506. s->gpo = 0;
  507. }
  508. static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr,
  509. unsigned size)
  510. {
  511. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  512. switch (addr) {
  513. case 0x00: /* IPGENERICOCPSPL_REVISION */
  514. return 0x18;
  515. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  516. return s->autoidle;
  517. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  518. return 0x01;
  519. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  520. return 0x00;
  521. case 0x40: /* IPGENERICOCPSPL_GPO */
  522. return s->gpo;
  523. case 0x50: /* IPGENERICOCPSPL_GPI */
  524. return 0x00;
  525. }
  526. OMAP_BAD_REG(addr);
  527. return 0;
  528. }
  529. static void omap2_gpif_top_write(void *opaque, hwaddr addr,
  530. uint64_t value, unsigned size)
  531. {
  532. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  533. switch (addr) {
  534. case 0x00: /* IPGENERICOCPSPL_REVISION */
  535. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  536. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  537. case 0x50: /* IPGENERICOCPSPL_GPI */
  538. OMAP_RO_REG(addr);
  539. break;
  540. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  541. if (value & (1 << 1)) /* SOFTRESET */
  542. omap2_gpif_reset(DEVICE(s));
  543. s->autoidle = value & 1;
  544. break;
  545. case 0x40: /* IPGENERICOCPSPL_GPO */
  546. s->gpo = value & 1;
  547. break;
  548. default:
  549. OMAP_BAD_REG(addr);
  550. return;
  551. }
  552. }
  553. static const MemoryRegionOps omap2_gpif_top_ops = {
  554. .read = omap2_gpif_top_read,
  555. .write = omap2_gpif_top_write,
  556. .endianness = DEVICE_NATIVE_ENDIAN,
  557. };
  558. static void omap_gpio_init(Object *obj)
  559. {
  560. DeviceState *dev = DEVICE(obj);
  561. struct omap_gpif_s *s = OMAP1_GPIO(obj);
  562. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  563. qdev_init_gpio_in(dev, omap_gpio_set, 16);
  564. qdev_init_gpio_out(dev, s->omap1.handler, 16);
  565. sysbus_init_irq(sbd, &s->omap1.irq);
  566. memory_region_init_io(&s->iomem, obj, &omap_gpio_ops, &s->omap1,
  567. "omap.gpio", 0x1000);
  568. sysbus_init_mmio(sbd, &s->iomem);
  569. }
  570. static void omap_gpio_realize(DeviceState *dev, Error **errp)
  571. {
  572. struct omap_gpif_s *s = OMAP1_GPIO(dev);
  573. if (!s->clk) {
  574. error_setg(errp, "omap-gpio: clk not connected");
  575. }
  576. }
  577. static void omap2_gpio_realize(DeviceState *dev, Error **errp)
  578. {
  579. struct omap2_gpif_s *s = OMAP2_GPIO(dev);
  580. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  581. int i;
  582. if (!s->iclk) {
  583. error_setg(errp, "omap2-gpio: iclk not connected");
  584. return;
  585. }
  586. s->modulecount = s->mpu_model < omap2430 ? 4
  587. : s->mpu_model < omap3430 ? 5
  588. : 6;
  589. if (s->mpu_model < omap3430) {
  590. memory_region_init_io(&s->iomem, OBJECT(dev), &omap2_gpif_top_ops, s,
  591. "omap2.gpio", 0x1000);
  592. sysbus_init_mmio(sbd, &s->iomem);
  593. }
  594. s->modules = g_new0(struct omap2_gpio_s, s->modulecount);
  595. s->handler = g_new0(qemu_irq, s->modulecount * 32);
  596. qdev_init_gpio_in(dev, omap2_gpio_set, s->modulecount * 32);
  597. qdev_init_gpio_out(dev, s->handler, s->modulecount * 32);
  598. for (i = 0; i < s->modulecount; i++) {
  599. struct omap2_gpio_s *m = &s->modules[i];
  600. if (!s->fclk[i]) {
  601. error_setg(errp, "omap2-gpio: fclk%d not connected", i);
  602. return;
  603. }
  604. m->revision = (s->mpu_model < omap3430) ? 0x18 : 0x25;
  605. m->handler = &s->handler[i * 32];
  606. sysbus_init_irq(sbd, &m->irq[0]); /* mpu irq */
  607. sysbus_init_irq(sbd, &m->irq[1]); /* dsp irq */
  608. sysbus_init_irq(sbd, &m->wkup);
  609. memory_region_init_io(&m->iomem, OBJECT(dev), &omap2_gpio_module_ops, m,
  610. "omap.gpio-module", 0x1000);
  611. sysbus_init_mmio(sbd, &m->iomem);
  612. }
  613. }
  614. /* Using qdev pointer properties for the clocks is not ideal.
  615. * qdev should support a generic means of defining a 'port' with
  616. * an arbitrary interface for connecting two devices. Then we
  617. * could reframe the omap clock API in terms of clock ports,
  618. * and get some type safety. For now the best qdev provides is
  619. * passing an arbitrary pointer.
  620. * (It's not possible to pass in the string which is the clock
  621. * name, because this device does not have the necessary information
  622. * (ie the struct omap_mpu_state_s*) to do the clockname to pointer
  623. * translation.)
  624. */
  625. static Property omap_gpio_properties[] = {
  626. DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0),
  627. DEFINE_PROP_PTR("clk", struct omap_gpif_s, clk),
  628. DEFINE_PROP_END_OF_LIST(),
  629. };
  630. static void omap_gpio_class_init(ObjectClass *klass, void *data)
  631. {
  632. DeviceClass *dc = DEVICE_CLASS(klass);
  633. dc->realize = omap_gpio_realize;
  634. dc->reset = omap_gpif_reset;
  635. dc->props = omap_gpio_properties;
  636. /* Reason: pointer property "clk" */
  637. dc->user_creatable = false;
  638. }
  639. static const TypeInfo omap_gpio_info = {
  640. .name = TYPE_OMAP1_GPIO,
  641. .parent = TYPE_SYS_BUS_DEVICE,
  642. .instance_size = sizeof(struct omap_gpif_s),
  643. .instance_init = omap_gpio_init,
  644. .class_init = omap_gpio_class_init,
  645. };
  646. static Property omap2_gpio_properties[] = {
  647. DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0),
  648. DEFINE_PROP_PTR("iclk", struct omap2_gpif_s, iclk),
  649. DEFINE_PROP_PTR("fclk0", struct omap2_gpif_s, fclk[0]),
  650. DEFINE_PROP_PTR("fclk1", struct omap2_gpif_s, fclk[1]),
  651. DEFINE_PROP_PTR("fclk2", struct omap2_gpif_s, fclk[2]),
  652. DEFINE_PROP_PTR("fclk3", struct omap2_gpif_s, fclk[3]),
  653. DEFINE_PROP_PTR("fclk4", struct omap2_gpif_s, fclk[4]),
  654. DEFINE_PROP_PTR("fclk5", struct omap2_gpif_s, fclk[5]),
  655. DEFINE_PROP_END_OF_LIST(),
  656. };
  657. static void omap2_gpio_class_init(ObjectClass *klass, void *data)
  658. {
  659. DeviceClass *dc = DEVICE_CLASS(klass);
  660. dc->realize = omap2_gpio_realize;
  661. dc->reset = omap2_gpif_reset;
  662. dc->props = omap2_gpio_properties;
  663. /* Reason: pointer properties "iclk", "fclk0", ..., "fclk5" */
  664. dc->user_creatable = false;
  665. }
  666. static const TypeInfo omap2_gpio_info = {
  667. .name = TYPE_OMAP2_GPIO,
  668. .parent = TYPE_SYS_BUS_DEVICE,
  669. .instance_size = sizeof(struct omap2_gpif_s),
  670. .class_init = omap2_gpio_class_init,
  671. };
  672. static void omap_gpio_register_types(void)
  673. {
  674. type_register_static(&omap_gpio_info);
  675. type_register_static(&omap2_gpio_info);
  676. }
  677. type_init(omap_gpio_register_types)