omap_dss.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091
  1. /*
  2. * OMAP2 Display Subsystem.
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/hw.h"
  22. #include "ui/console.h"
  23. #include "hw/arm/omap.h"
  24. struct omap_dss_s {
  25. qemu_irq irq;
  26. qemu_irq drq;
  27. DisplayState *state;
  28. MemoryRegion iomem_diss1, iomem_disc1, iomem_rfbi1, iomem_venc1, iomem_im3;
  29. int autoidle;
  30. int control;
  31. int enable;
  32. struct omap_dss_panel_s {
  33. int enable;
  34. int nx;
  35. int ny;
  36. int x;
  37. int y;
  38. } dig, lcd;
  39. struct {
  40. uint32_t idlemode;
  41. uint32_t irqst;
  42. uint32_t irqen;
  43. uint32_t control;
  44. uint32_t config;
  45. uint32_t capable;
  46. uint32_t timing[4];
  47. int line;
  48. uint32_t bg[2];
  49. uint32_t trans[2];
  50. struct omap_dss_plane_s {
  51. int enable;
  52. int bpp;
  53. int posx;
  54. int posy;
  55. int nx;
  56. int ny;
  57. hwaddr addr[3];
  58. uint32_t attr;
  59. uint32_t tresh;
  60. int rowinc;
  61. int colinc;
  62. int wininc;
  63. } l[3];
  64. int invalidate;
  65. uint16_t palette[256];
  66. } dispc;
  67. struct {
  68. int idlemode;
  69. uint32_t control;
  70. int enable;
  71. int pixels;
  72. int busy;
  73. int skiplines;
  74. uint16_t rxbuf;
  75. uint32_t config[2];
  76. uint32_t time[4];
  77. uint32_t data[6];
  78. uint16_t vsync;
  79. uint16_t hsync;
  80. struct rfbi_chip_s *chip[2];
  81. } rfbi;
  82. };
  83. static void omap_dispc_interrupt_update(struct omap_dss_s *s)
  84. {
  85. qemu_set_irq(s->irq, s->dispc.irqst & s->dispc.irqen);
  86. }
  87. static void omap_rfbi_reset(struct omap_dss_s *s)
  88. {
  89. s->rfbi.idlemode = 0;
  90. s->rfbi.control = 2;
  91. s->rfbi.enable = 0;
  92. s->rfbi.pixels = 0;
  93. s->rfbi.skiplines = 0;
  94. s->rfbi.busy = 0;
  95. s->rfbi.config[0] = 0x00310000;
  96. s->rfbi.config[1] = 0x00310000;
  97. s->rfbi.time[0] = 0;
  98. s->rfbi.time[1] = 0;
  99. s->rfbi.time[2] = 0;
  100. s->rfbi.time[3] = 0;
  101. s->rfbi.data[0] = 0;
  102. s->rfbi.data[1] = 0;
  103. s->rfbi.data[2] = 0;
  104. s->rfbi.data[3] = 0;
  105. s->rfbi.data[4] = 0;
  106. s->rfbi.data[5] = 0;
  107. s->rfbi.vsync = 0;
  108. s->rfbi.hsync = 0;
  109. }
  110. void omap_dss_reset(struct omap_dss_s *s)
  111. {
  112. s->autoidle = 0;
  113. s->control = 0;
  114. s->enable = 0;
  115. s->dig.enable = 0;
  116. s->dig.nx = 1;
  117. s->dig.ny = 1;
  118. s->lcd.enable = 0;
  119. s->lcd.nx = 1;
  120. s->lcd.ny = 1;
  121. s->dispc.idlemode = 0;
  122. s->dispc.irqst = 0;
  123. s->dispc.irqen = 0;
  124. s->dispc.control = 0;
  125. s->dispc.config = 0;
  126. s->dispc.capable = 0x161;
  127. s->dispc.timing[0] = 0;
  128. s->dispc.timing[1] = 0;
  129. s->dispc.timing[2] = 0;
  130. s->dispc.timing[3] = 0;
  131. s->dispc.line = 0;
  132. s->dispc.bg[0] = 0;
  133. s->dispc.bg[1] = 0;
  134. s->dispc.trans[0] = 0;
  135. s->dispc.trans[1] = 0;
  136. s->dispc.l[0].enable = 0;
  137. s->dispc.l[0].bpp = 0;
  138. s->dispc.l[0].addr[0] = 0;
  139. s->dispc.l[0].addr[1] = 0;
  140. s->dispc.l[0].addr[2] = 0;
  141. s->dispc.l[0].posx = 0;
  142. s->dispc.l[0].posy = 0;
  143. s->dispc.l[0].nx = 1;
  144. s->dispc.l[0].ny = 1;
  145. s->dispc.l[0].attr = 0;
  146. s->dispc.l[0].tresh = 0;
  147. s->dispc.l[0].rowinc = 1;
  148. s->dispc.l[0].colinc = 1;
  149. s->dispc.l[0].wininc = 0;
  150. omap_rfbi_reset(s);
  151. omap_dispc_interrupt_update(s);
  152. }
  153. static uint64_t omap_diss_read(void *opaque, hwaddr addr,
  154. unsigned size)
  155. {
  156. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  157. if (size != 4) {
  158. return omap_badwidth_read32(opaque, addr);
  159. }
  160. switch (addr) {
  161. case 0x00: /* DSS_REVISIONNUMBER */
  162. return 0x20;
  163. case 0x10: /* DSS_SYSCONFIG */
  164. return s->autoidle;
  165. case 0x14: /* DSS_SYSSTATUS */
  166. return 1; /* RESETDONE */
  167. case 0x40: /* DSS_CONTROL */
  168. return s->control;
  169. case 0x50: /* DSS_PSA_LCD_REG_1 */
  170. case 0x54: /* DSS_PSA_LCD_REG_2 */
  171. case 0x58: /* DSS_PSA_VIDEO_REG */
  172. /* TODO: fake some values when appropriate s->control bits are set */
  173. return 0;
  174. case 0x5c: /* DSS_STATUS */
  175. return 1 + (s->control & 1);
  176. default:
  177. break;
  178. }
  179. OMAP_BAD_REG(addr);
  180. return 0;
  181. }
  182. static void omap_diss_write(void *opaque, hwaddr addr,
  183. uint64_t value, unsigned size)
  184. {
  185. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  186. if (size != 4) {
  187. omap_badwidth_write32(opaque, addr, value);
  188. return;
  189. }
  190. switch (addr) {
  191. case 0x00: /* DSS_REVISIONNUMBER */
  192. case 0x14: /* DSS_SYSSTATUS */
  193. case 0x50: /* DSS_PSA_LCD_REG_1 */
  194. case 0x54: /* DSS_PSA_LCD_REG_2 */
  195. case 0x58: /* DSS_PSA_VIDEO_REG */
  196. case 0x5c: /* DSS_STATUS */
  197. OMAP_RO_REG(addr);
  198. break;
  199. case 0x10: /* DSS_SYSCONFIG */
  200. if (value & 2) /* SOFTRESET */
  201. omap_dss_reset(s);
  202. s->autoidle = value & 1;
  203. break;
  204. case 0x40: /* DSS_CONTROL */
  205. s->control = value & 0x3dd;
  206. break;
  207. default:
  208. OMAP_BAD_REG(addr);
  209. }
  210. }
  211. static const MemoryRegionOps omap_diss_ops = {
  212. .read = omap_diss_read,
  213. .write = omap_diss_write,
  214. .endianness = DEVICE_NATIVE_ENDIAN,
  215. };
  216. static uint64_t omap_disc_read(void *opaque, hwaddr addr,
  217. unsigned size)
  218. {
  219. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  220. if (size != 4) {
  221. return omap_badwidth_read32(opaque, addr);
  222. }
  223. switch (addr) {
  224. case 0x000: /* DISPC_REVISION */
  225. return 0x20;
  226. case 0x010: /* DISPC_SYSCONFIG */
  227. return s->dispc.idlemode;
  228. case 0x014: /* DISPC_SYSSTATUS */
  229. return 1; /* RESETDONE */
  230. case 0x018: /* DISPC_IRQSTATUS */
  231. return s->dispc.irqst;
  232. case 0x01c: /* DISPC_IRQENABLE */
  233. return s->dispc.irqen;
  234. case 0x040: /* DISPC_CONTROL */
  235. return s->dispc.control;
  236. case 0x044: /* DISPC_CONFIG */
  237. return s->dispc.config;
  238. case 0x048: /* DISPC_CAPABLE */
  239. return s->dispc.capable;
  240. case 0x04c: /* DISPC_DEFAULT_COLOR0 */
  241. return s->dispc.bg[0];
  242. case 0x050: /* DISPC_DEFAULT_COLOR1 */
  243. return s->dispc.bg[1];
  244. case 0x054: /* DISPC_TRANS_COLOR0 */
  245. return s->dispc.trans[0];
  246. case 0x058: /* DISPC_TRANS_COLOR1 */
  247. return s->dispc.trans[1];
  248. case 0x05c: /* DISPC_LINE_STATUS */
  249. return 0x7ff;
  250. case 0x060: /* DISPC_LINE_NUMBER */
  251. return s->dispc.line;
  252. case 0x064: /* DISPC_TIMING_H */
  253. return s->dispc.timing[0];
  254. case 0x068: /* DISPC_TIMING_V */
  255. return s->dispc.timing[1];
  256. case 0x06c: /* DISPC_POL_FREQ */
  257. return s->dispc.timing[2];
  258. case 0x070: /* DISPC_DIVISOR */
  259. return s->dispc.timing[3];
  260. case 0x078: /* DISPC_SIZE_DIG */
  261. return ((s->dig.ny - 1) << 16) | (s->dig.nx - 1);
  262. case 0x07c: /* DISPC_SIZE_LCD */
  263. return ((s->lcd.ny - 1) << 16) | (s->lcd.nx - 1);
  264. case 0x080: /* DISPC_GFX_BA0 */
  265. return s->dispc.l[0].addr[0];
  266. case 0x084: /* DISPC_GFX_BA1 */
  267. return s->dispc.l[0].addr[1];
  268. case 0x088: /* DISPC_GFX_POSITION */
  269. return (s->dispc.l[0].posy << 16) | s->dispc.l[0].posx;
  270. case 0x08c: /* DISPC_GFX_SIZE */
  271. return ((s->dispc.l[0].ny - 1) << 16) | (s->dispc.l[0].nx - 1);
  272. case 0x0a0: /* DISPC_GFX_ATTRIBUTES */
  273. return s->dispc.l[0].attr;
  274. case 0x0a4: /* DISPC_GFX_FIFO_TRESHOLD */
  275. return s->dispc.l[0].tresh;
  276. case 0x0a8: /* DISPC_GFX_FIFO_SIZE_STATUS */
  277. return 256;
  278. case 0x0ac: /* DISPC_GFX_ROW_INC */
  279. return s->dispc.l[0].rowinc;
  280. case 0x0b0: /* DISPC_GFX_PIXEL_INC */
  281. return s->dispc.l[0].colinc;
  282. case 0x0b4: /* DISPC_GFX_WINDOW_SKIP */
  283. return s->dispc.l[0].wininc;
  284. case 0x0b8: /* DISPC_GFX_TABLE_BA */
  285. return s->dispc.l[0].addr[2];
  286. case 0x0bc: /* DISPC_VID1_BA0 */
  287. case 0x0c0: /* DISPC_VID1_BA1 */
  288. case 0x0c4: /* DISPC_VID1_POSITION */
  289. case 0x0c8: /* DISPC_VID1_SIZE */
  290. case 0x0cc: /* DISPC_VID1_ATTRIBUTES */
  291. case 0x0d0: /* DISPC_VID1_FIFO_TRESHOLD */
  292. case 0x0d4: /* DISPC_VID1_FIFO_SIZE_STATUS */
  293. case 0x0d8: /* DISPC_VID1_ROW_INC */
  294. case 0x0dc: /* DISPC_VID1_PIXEL_INC */
  295. case 0x0e0: /* DISPC_VID1_FIR */
  296. case 0x0e4: /* DISPC_VID1_PICTURE_SIZE */
  297. case 0x0e8: /* DISPC_VID1_ACCU0 */
  298. case 0x0ec: /* DISPC_VID1_ACCU1 */
  299. case 0x0f0 ... 0x140: /* DISPC_VID1_FIR_COEF, DISPC_VID1_CONV_COEF */
  300. case 0x14c: /* DISPC_VID2_BA0 */
  301. case 0x150: /* DISPC_VID2_BA1 */
  302. case 0x154: /* DISPC_VID2_POSITION */
  303. case 0x158: /* DISPC_VID2_SIZE */
  304. case 0x15c: /* DISPC_VID2_ATTRIBUTES */
  305. case 0x160: /* DISPC_VID2_FIFO_TRESHOLD */
  306. case 0x164: /* DISPC_VID2_FIFO_SIZE_STATUS */
  307. case 0x168: /* DISPC_VID2_ROW_INC */
  308. case 0x16c: /* DISPC_VID2_PIXEL_INC */
  309. case 0x170: /* DISPC_VID2_FIR */
  310. case 0x174: /* DISPC_VID2_PICTURE_SIZE */
  311. case 0x178: /* DISPC_VID2_ACCU0 */
  312. case 0x17c: /* DISPC_VID2_ACCU1 */
  313. case 0x180 ... 0x1d0: /* DISPC_VID2_FIR_COEF, DISPC_VID2_CONV_COEF */
  314. case 0x1d4: /* DISPC_DATA_CYCLE1 */
  315. case 0x1d8: /* DISPC_DATA_CYCLE2 */
  316. case 0x1dc: /* DISPC_DATA_CYCLE3 */
  317. return 0;
  318. default:
  319. break;
  320. }
  321. OMAP_BAD_REG(addr);
  322. return 0;
  323. }
  324. static void omap_disc_write(void *opaque, hwaddr addr,
  325. uint64_t value, unsigned size)
  326. {
  327. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  328. if (size != 4) {
  329. omap_badwidth_write32(opaque, addr, value);
  330. return;
  331. }
  332. switch (addr) {
  333. case 0x010: /* DISPC_SYSCONFIG */
  334. if (value & 2) /* SOFTRESET */
  335. omap_dss_reset(s);
  336. s->dispc.idlemode = value & 0x301b;
  337. break;
  338. case 0x018: /* DISPC_IRQSTATUS */
  339. s->dispc.irqst &= ~value;
  340. omap_dispc_interrupt_update(s);
  341. break;
  342. case 0x01c: /* DISPC_IRQENABLE */
  343. s->dispc.irqen = value & 0xffff;
  344. omap_dispc_interrupt_update(s);
  345. break;
  346. case 0x040: /* DISPC_CONTROL */
  347. s->dispc.control = value & 0x07ff9fff;
  348. s->dig.enable = (value >> 1) & 1;
  349. s->lcd.enable = (value >> 0) & 1;
  350. if (value & (1 << 12)) /* OVERLAY_OPTIMIZATION */
  351. if (!((s->dispc.l[1].attr | s->dispc.l[2].attr) & 1)) {
  352. fprintf(stderr, "%s: Overlay Optimization when no overlay "
  353. "region effectively exists leads to "
  354. "unpredictable behaviour!\n", __func__);
  355. }
  356. if (value & (1 << 6)) { /* GODIGITAL */
  357. /* XXX: Shadowed fields are:
  358. * s->dispc.config
  359. * s->dispc.capable
  360. * s->dispc.bg[0]
  361. * s->dispc.bg[1]
  362. * s->dispc.trans[0]
  363. * s->dispc.trans[1]
  364. * s->dispc.line
  365. * s->dispc.timing[0]
  366. * s->dispc.timing[1]
  367. * s->dispc.timing[2]
  368. * s->dispc.timing[3]
  369. * s->lcd.nx
  370. * s->lcd.ny
  371. * s->dig.nx
  372. * s->dig.ny
  373. * s->dispc.l[0].addr[0]
  374. * s->dispc.l[0].addr[1]
  375. * s->dispc.l[0].addr[2]
  376. * s->dispc.l[0].posx
  377. * s->dispc.l[0].posy
  378. * s->dispc.l[0].nx
  379. * s->dispc.l[0].ny
  380. * s->dispc.l[0].tresh
  381. * s->dispc.l[0].rowinc
  382. * s->dispc.l[0].colinc
  383. * s->dispc.l[0].wininc
  384. * All they need to be loaded here from their shadow registers.
  385. */
  386. }
  387. if (value & (1 << 5)) { /* GOLCD */
  388. /* XXX: Likewise for LCD here. */
  389. }
  390. s->dispc.invalidate = 1;
  391. break;
  392. case 0x044: /* DISPC_CONFIG */
  393. s->dispc.config = value & 0x3fff;
  394. /* XXX:
  395. * bits 2:1 (LOADMODE) reset to 0 after set to 1 and palette loaded
  396. * bits 2:1 (LOADMODE) reset to 2 after set to 3 and palette loaded
  397. */
  398. s->dispc.invalidate = 1;
  399. break;
  400. case 0x048: /* DISPC_CAPABLE */
  401. s->dispc.capable = value & 0x3ff;
  402. break;
  403. case 0x04c: /* DISPC_DEFAULT_COLOR0 */
  404. s->dispc.bg[0] = value & 0xffffff;
  405. s->dispc.invalidate = 1;
  406. break;
  407. case 0x050: /* DISPC_DEFAULT_COLOR1 */
  408. s->dispc.bg[1] = value & 0xffffff;
  409. s->dispc.invalidate = 1;
  410. break;
  411. case 0x054: /* DISPC_TRANS_COLOR0 */
  412. s->dispc.trans[0] = value & 0xffffff;
  413. s->dispc.invalidate = 1;
  414. break;
  415. case 0x058: /* DISPC_TRANS_COLOR1 */
  416. s->dispc.trans[1] = value & 0xffffff;
  417. s->dispc.invalidate = 1;
  418. break;
  419. case 0x060: /* DISPC_LINE_NUMBER */
  420. s->dispc.line = value & 0x7ff;
  421. break;
  422. case 0x064: /* DISPC_TIMING_H */
  423. s->dispc.timing[0] = value & 0x0ff0ff3f;
  424. break;
  425. case 0x068: /* DISPC_TIMING_V */
  426. s->dispc.timing[1] = value & 0x0ff0ff3f;
  427. break;
  428. case 0x06c: /* DISPC_POL_FREQ */
  429. s->dispc.timing[2] = value & 0x0003ffff;
  430. break;
  431. case 0x070: /* DISPC_DIVISOR */
  432. s->dispc.timing[3] = value & 0x00ff00ff;
  433. break;
  434. case 0x078: /* DISPC_SIZE_DIG */
  435. s->dig.nx = ((value >> 0) & 0x7ff) + 1; /* PPL */
  436. s->dig.ny = ((value >> 16) & 0x7ff) + 1; /* LPP */
  437. s->dispc.invalidate = 1;
  438. break;
  439. case 0x07c: /* DISPC_SIZE_LCD */
  440. s->lcd.nx = ((value >> 0) & 0x7ff) + 1; /* PPL */
  441. s->lcd.ny = ((value >> 16) & 0x7ff) + 1; /* LPP */
  442. s->dispc.invalidate = 1;
  443. break;
  444. case 0x080: /* DISPC_GFX_BA0 */
  445. s->dispc.l[0].addr[0] = (hwaddr) value;
  446. s->dispc.invalidate = 1;
  447. break;
  448. case 0x084: /* DISPC_GFX_BA1 */
  449. s->dispc.l[0].addr[1] = (hwaddr) value;
  450. s->dispc.invalidate = 1;
  451. break;
  452. case 0x088: /* DISPC_GFX_POSITION */
  453. s->dispc.l[0].posx = ((value >> 0) & 0x7ff); /* GFXPOSX */
  454. s->dispc.l[0].posy = ((value >> 16) & 0x7ff); /* GFXPOSY */
  455. s->dispc.invalidate = 1;
  456. break;
  457. case 0x08c: /* DISPC_GFX_SIZE */
  458. s->dispc.l[0].nx = ((value >> 0) & 0x7ff) + 1; /* GFXSIZEX */
  459. s->dispc.l[0].ny = ((value >> 16) & 0x7ff) + 1; /* GFXSIZEY */
  460. s->dispc.invalidate = 1;
  461. break;
  462. case 0x0a0: /* DISPC_GFX_ATTRIBUTES */
  463. s->dispc.l[0].attr = value & 0x7ff;
  464. if (value & (3 << 9))
  465. fprintf(stderr, "%s: Big-endian pixel format not supported\n",
  466. __func__);
  467. s->dispc.l[0].enable = value & 1;
  468. s->dispc.l[0].bpp = (value >> 1) & 0xf;
  469. s->dispc.invalidate = 1;
  470. break;
  471. case 0x0a4: /* DISPC_GFX_FIFO_TRESHOLD */
  472. s->dispc.l[0].tresh = value & 0x01ff01ff;
  473. break;
  474. case 0x0ac: /* DISPC_GFX_ROW_INC */
  475. s->dispc.l[0].rowinc = value;
  476. s->dispc.invalidate = 1;
  477. break;
  478. case 0x0b0: /* DISPC_GFX_PIXEL_INC */
  479. s->dispc.l[0].colinc = value;
  480. s->dispc.invalidate = 1;
  481. break;
  482. case 0x0b4: /* DISPC_GFX_WINDOW_SKIP */
  483. s->dispc.l[0].wininc = value;
  484. break;
  485. case 0x0b8: /* DISPC_GFX_TABLE_BA */
  486. s->dispc.l[0].addr[2] = (hwaddr) value;
  487. s->dispc.invalidate = 1;
  488. break;
  489. case 0x0bc: /* DISPC_VID1_BA0 */
  490. case 0x0c0: /* DISPC_VID1_BA1 */
  491. case 0x0c4: /* DISPC_VID1_POSITION */
  492. case 0x0c8: /* DISPC_VID1_SIZE */
  493. case 0x0cc: /* DISPC_VID1_ATTRIBUTES */
  494. case 0x0d0: /* DISPC_VID1_FIFO_TRESHOLD */
  495. case 0x0d8: /* DISPC_VID1_ROW_INC */
  496. case 0x0dc: /* DISPC_VID1_PIXEL_INC */
  497. case 0x0e0: /* DISPC_VID1_FIR */
  498. case 0x0e4: /* DISPC_VID1_PICTURE_SIZE */
  499. case 0x0e8: /* DISPC_VID1_ACCU0 */
  500. case 0x0ec: /* DISPC_VID1_ACCU1 */
  501. case 0x0f0 ... 0x140: /* DISPC_VID1_FIR_COEF, DISPC_VID1_CONV_COEF */
  502. case 0x14c: /* DISPC_VID2_BA0 */
  503. case 0x150: /* DISPC_VID2_BA1 */
  504. case 0x154: /* DISPC_VID2_POSITION */
  505. case 0x158: /* DISPC_VID2_SIZE */
  506. case 0x15c: /* DISPC_VID2_ATTRIBUTES */
  507. case 0x160: /* DISPC_VID2_FIFO_TRESHOLD */
  508. case 0x168: /* DISPC_VID2_ROW_INC */
  509. case 0x16c: /* DISPC_VID2_PIXEL_INC */
  510. case 0x170: /* DISPC_VID2_FIR */
  511. case 0x174: /* DISPC_VID2_PICTURE_SIZE */
  512. case 0x178: /* DISPC_VID2_ACCU0 */
  513. case 0x17c: /* DISPC_VID2_ACCU1 */
  514. case 0x180 ... 0x1d0: /* DISPC_VID2_FIR_COEF, DISPC_VID2_CONV_COEF */
  515. case 0x1d4: /* DISPC_DATA_CYCLE1 */
  516. case 0x1d8: /* DISPC_DATA_CYCLE2 */
  517. case 0x1dc: /* DISPC_DATA_CYCLE3 */
  518. break;
  519. default:
  520. OMAP_BAD_REG(addr);
  521. }
  522. }
  523. static const MemoryRegionOps omap_disc_ops = {
  524. .read = omap_disc_read,
  525. .write = omap_disc_write,
  526. .endianness = DEVICE_NATIVE_ENDIAN,
  527. };
  528. static void omap_rfbi_transfer_stop(struct omap_dss_s *s)
  529. {
  530. if (!s->rfbi.busy)
  531. return;
  532. /* TODO: in non-Bypass mode we probably need to just deassert the DRQ. */
  533. s->rfbi.busy = 0;
  534. }
  535. static void omap_rfbi_transfer_start(struct omap_dss_s *s)
  536. {
  537. void *data;
  538. hwaddr len;
  539. hwaddr data_addr;
  540. int pitch;
  541. static void *bounce_buffer;
  542. static hwaddr bounce_len;
  543. if (!s->rfbi.enable || s->rfbi.busy)
  544. return;
  545. if (s->rfbi.control & (1 << 1)) { /* BYPASS */
  546. /* TODO: in non-Bypass mode we probably need to just assert the
  547. * DRQ and wait for DMA to write the pixels. */
  548. fprintf(stderr, "%s: Bypass mode unimplemented\n", __func__);
  549. return;
  550. }
  551. if (!(s->dispc.control & (1 << 11))) /* RFBIMODE */
  552. return;
  553. /* TODO: check that LCD output is enabled in DISPC. */
  554. s->rfbi.busy = 1;
  555. len = s->rfbi.pixels * 2;
  556. data_addr = s->dispc.l[0].addr[0];
  557. data = cpu_physical_memory_map(data_addr, &len, 0);
  558. if (data && len != s->rfbi.pixels * 2) {
  559. cpu_physical_memory_unmap(data, len, 0, 0);
  560. data = NULL;
  561. len = s->rfbi.pixels * 2;
  562. }
  563. if (!data) {
  564. if (len > bounce_len) {
  565. bounce_buffer = g_realloc(bounce_buffer, len);
  566. }
  567. data = bounce_buffer;
  568. cpu_physical_memory_read(data_addr, data, len);
  569. }
  570. /* TODO bpp */
  571. s->rfbi.pixels = 0;
  572. /* TODO: negative values */
  573. pitch = s->dispc.l[0].nx + (s->dispc.l[0].rowinc - 1) / 2;
  574. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  575. s->rfbi.chip[0]->block(s->rfbi.chip[0]->opaque, 1, data, len, pitch);
  576. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  577. s->rfbi.chip[1]->block(s->rfbi.chip[1]->opaque, 1, data, len, pitch);
  578. if (data != bounce_buffer) {
  579. cpu_physical_memory_unmap(data, len, 0, len);
  580. }
  581. omap_rfbi_transfer_stop(s);
  582. /* TODO */
  583. s->dispc.irqst |= 1; /* FRAMEDONE */
  584. omap_dispc_interrupt_update(s);
  585. }
  586. static uint64_t omap_rfbi_read(void *opaque, hwaddr addr,
  587. unsigned size)
  588. {
  589. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  590. if (size != 4) {
  591. return omap_badwidth_read32(opaque, addr);
  592. }
  593. switch (addr) {
  594. case 0x00: /* RFBI_REVISION */
  595. return 0x10;
  596. case 0x10: /* RFBI_SYSCONFIG */
  597. return s->rfbi.idlemode;
  598. case 0x14: /* RFBI_SYSSTATUS */
  599. return 1 | (s->rfbi.busy << 8); /* RESETDONE */
  600. case 0x40: /* RFBI_CONTROL */
  601. return s->rfbi.control;
  602. case 0x44: /* RFBI_PIXELCNT */
  603. return s->rfbi.pixels;
  604. case 0x48: /* RFBI_LINE_NUMBER */
  605. return s->rfbi.skiplines;
  606. case 0x58: /* RFBI_READ */
  607. case 0x5c: /* RFBI_STATUS */
  608. return s->rfbi.rxbuf;
  609. case 0x60: /* RFBI_CONFIG0 */
  610. return s->rfbi.config[0];
  611. case 0x64: /* RFBI_ONOFF_TIME0 */
  612. return s->rfbi.time[0];
  613. case 0x68: /* RFBI_CYCLE_TIME0 */
  614. return s->rfbi.time[1];
  615. case 0x6c: /* RFBI_DATA_CYCLE1_0 */
  616. return s->rfbi.data[0];
  617. case 0x70: /* RFBI_DATA_CYCLE2_0 */
  618. return s->rfbi.data[1];
  619. case 0x74: /* RFBI_DATA_CYCLE3_0 */
  620. return s->rfbi.data[2];
  621. case 0x78: /* RFBI_CONFIG1 */
  622. return s->rfbi.config[1];
  623. case 0x7c: /* RFBI_ONOFF_TIME1 */
  624. return s->rfbi.time[2];
  625. case 0x80: /* RFBI_CYCLE_TIME1 */
  626. return s->rfbi.time[3];
  627. case 0x84: /* RFBI_DATA_CYCLE1_1 */
  628. return s->rfbi.data[3];
  629. case 0x88: /* RFBI_DATA_CYCLE2_1 */
  630. return s->rfbi.data[4];
  631. case 0x8c: /* RFBI_DATA_CYCLE3_1 */
  632. return s->rfbi.data[5];
  633. case 0x90: /* RFBI_VSYNC_WIDTH */
  634. return s->rfbi.vsync;
  635. case 0x94: /* RFBI_HSYNC_WIDTH */
  636. return s->rfbi.hsync;
  637. }
  638. OMAP_BAD_REG(addr);
  639. return 0;
  640. }
  641. static void omap_rfbi_write(void *opaque, hwaddr addr,
  642. uint64_t value, unsigned size)
  643. {
  644. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  645. if (size != 4) {
  646. omap_badwidth_write32(opaque, addr, value);
  647. return;
  648. }
  649. switch (addr) {
  650. case 0x10: /* RFBI_SYSCONFIG */
  651. if (value & 2) /* SOFTRESET */
  652. omap_rfbi_reset(s);
  653. s->rfbi.idlemode = value & 0x19;
  654. break;
  655. case 0x40: /* RFBI_CONTROL */
  656. s->rfbi.control = value & 0xf;
  657. s->rfbi.enable = value & 1;
  658. if (value & (1 << 4) && /* ITE */
  659. !(s->rfbi.config[0] & s->rfbi.config[1] & 0xc))
  660. omap_rfbi_transfer_start(s);
  661. break;
  662. case 0x44: /* RFBI_PIXELCNT */
  663. s->rfbi.pixels = value;
  664. break;
  665. case 0x48: /* RFBI_LINE_NUMBER */
  666. s->rfbi.skiplines = value & 0x7ff;
  667. break;
  668. case 0x4c: /* RFBI_CMD */
  669. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  670. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 0, value & 0xffff);
  671. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  672. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 0, value & 0xffff);
  673. break;
  674. case 0x50: /* RFBI_PARAM */
  675. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  676. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value & 0xffff);
  677. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  678. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value & 0xffff);
  679. break;
  680. case 0x54: /* RFBI_DATA */
  681. /* TODO: take into account the format set up in s->rfbi.config[?] and
  682. * s->rfbi.data[?], but special-case the most usual scenario so that
  683. * speed doesn't suffer. */
  684. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0]) {
  685. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value & 0xffff);
  686. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value >> 16);
  687. }
  688. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1]) {
  689. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value & 0xffff);
  690. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value >> 16);
  691. }
  692. if (!-- s->rfbi.pixels)
  693. omap_rfbi_transfer_stop(s);
  694. break;
  695. case 0x58: /* RFBI_READ */
  696. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  697. s->rfbi.rxbuf = s->rfbi.chip[0]->read(s->rfbi.chip[0]->opaque, 1);
  698. else if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  699. s->rfbi.rxbuf = s->rfbi.chip[1]->read(s->rfbi.chip[1]->opaque, 1);
  700. if (!-- s->rfbi.pixels)
  701. omap_rfbi_transfer_stop(s);
  702. break;
  703. case 0x5c: /* RFBI_STATUS */
  704. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  705. s->rfbi.rxbuf = s->rfbi.chip[0]->read(s->rfbi.chip[0]->opaque, 0);
  706. else if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  707. s->rfbi.rxbuf = s->rfbi.chip[1]->read(s->rfbi.chip[1]->opaque, 0);
  708. if (!-- s->rfbi.pixels)
  709. omap_rfbi_transfer_stop(s);
  710. break;
  711. case 0x60: /* RFBI_CONFIG0 */
  712. s->rfbi.config[0] = value & 0x003f1fff;
  713. break;
  714. case 0x64: /* RFBI_ONOFF_TIME0 */
  715. s->rfbi.time[0] = value & 0x3fffffff;
  716. break;
  717. case 0x68: /* RFBI_CYCLE_TIME0 */
  718. s->rfbi.time[1] = value & 0x0fffffff;
  719. break;
  720. case 0x6c: /* RFBI_DATA_CYCLE1_0 */
  721. s->rfbi.data[0] = value & 0x0f1f0f1f;
  722. break;
  723. case 0x70: /* RFBI_DATA_CYCLE2_0 */
  724. s->rfbi.data[1] = value & 0x0f1f0f1f;
  725. break;
  726. case 0x74: /* RFBI_DATA_CYCLE3_0 */
  727. s->rfbi.data[2] = value & 0x0f1f0f1f;
  728. break;
  729. case 0x78: /* RFBI_CONFIG1 */
  730. s->rfbi.config[1] = value & 0x003f1fff;
  731. break;
  732. case 0x7c: /* RFBI_ONOFF_TIME1 */
  733. s->rfbi.time[2] = value & 0x3fffffff;
  734. break;
  735. case 0x80: /* RFBI_CYCLE_TIME1 */
  736. s->rfbi.time[3] = value & 0x0fffffff;
  737. break;
  738. case 0x84: /* RFBI_DATA_CYCLE1_1 */
  739. s->rfbi.data[3] = value & 0x0f1f0f1f;
  740. break;
  741. case 0x88: /* RFBI_DATA_CYCLE2_1 */
  742. s->rfbi.data[4] = value & 0x0f1f0f1f;
  743. break;
  744. case 0x8c: /* RFBI_DATA_CYCLE3_1 */
  745. s->rfbi.data[5] = value & 0x0f1f0f1f;
  746. break;
  747. case 0x90: /* RFBI_VSYNC_WIDTH */
  748. s->rfbi.vsync = value & 0xffff;
  749. break;
  750. case 0x94: /* RFBI_HSYNC_WIDTH */
  751. s->rfbi.hsync = value & 0xffff;
  752. break;
  753. default:
  754. OMAP_BAD_REG(addr);
  755. }
  756. }
  757. static const MemoryRegionOps omap_rfbi_ops = {
  758. .read = omap_rfbi_read,
  759. .write = omap_rfbi_write,
  760. .endianness = DEVICE_NATIVE_ENDIAN,
  761. };
  762. static uint64_t omap_venc_read(void *opaque, hwaddr addr,
  763. unsigned size)
  764. {
  765. if (size != 4) {
  766. return omap_badwidth_read32(opaque, addr);
  767. }
  768. switch (addr) {
  769. case 0x00: /* REV_ID */
  770. case 0x04: /* STATUS */
  771. case 0x08: /* F_CONTROL */
  772. case 0x10: /* VIDOUT_CTRL */
  773. case 0x14: /* SYNC_CTRL */
  774. case 0x1c: /* LLEN */
  775. case 0x20: /* FLENS */
  776. case 0x24: /* HFLTR_CTRL */
  777. case 0x28: /* CC_CARR_WSS_CARR */
  778. case 0x2c: /* C_PHASE */
  779. case 0x30: /* GAIN_U */
  780. case 0x34: /* GAIN_V */
  781. case 0x38: /* GAIN_Y */
  782. case 0x3c: /* BLACK_LEVEL */
  783. case 0x40: /* BLANK_LEVEL */
  784. case 0x44: /* X_COLOR */
  785. case 0x48: /* M_CONTROL */
  786. case 0x4c: /* BSTAMP_WSS_DATA */
  787. case 0x50: /* S_CARR */
  788. case 0x54: /* LINE21 */
  789. case 0x58: /* LN_SEL */
  790. case 0x5c: /* L21__WC_CTL */
  791. case 0x60: /* HTRIGGER_VTRIGGER */
  792. case 0x64: /* SAVID__EAVID */
  793. case 0x68: /* FLEN__FAL */
  794. case 0x6c: /* LAL__PHASE_RESET */
  795. case 0x70: /* HS_INT_START_STOP_X */
  796. case 0x74: /* HS_EXT_START_STOP_X */
  797. case 0x78: /* VS_INT_START_X */
  798. case 0x7c: /* VS_INT_STOP_X__VS_INT_START_Y */
  799. case 0x80: /* VS_INT_STOP_Y__VS_INT_START_X */
  800. case 0x84: /* VS_EXT_STOP_X__VS_EXT_START_Y */
  801. case 0x88: /* VS_EXT_STOP_Y */
  802. case 0x90: /* AVID_START_STOP_X */
  803. case 0x94: /* AVID_START_STOP_Y */
  804. case 0xa0: /* FID_INT_START_X__FID_INT_START_Y */
  805. case 0xa4: /* FID_INT_OFFSET_Y__FID_EXT_START_X */
  806. case 0xa8: /* FID_EXT_START_Y__FID_EXT_OFFSET_Y */
  807. case 0xb0: /* TVDETGP_INT_START_STOP_X */
  808. case 0xb4: /* TVDETGP_INT_START_STOP_Y */
  809. case 0xb8: /* GEN_CTRL */
  810. case 0xc4: /* DAC_TST__DAC_A */
  811. case 0xc8: /* DAC_B__DAC_C */
  812. return 0;
  813. default:
  814. break;
  815. }
  816. OMAP_BAD_REG(addr);
  817. return 0;
  818. }
  819. static void omap_venc_write(void *opaque, hwaddr addr,
  820. uint64_t value, unsigned size)
  821. {
  822. if (size != 4) {
  823. omap_badwidth_write32(opaque, addr, size);
  824. return;
  825. }
  826. switch (addr) {
  827. case 0x08: /* F_CONTROL */
  828. case 0x10: /* VIDOUT_CTRL */
  829. case 0x14: /* SYNC_CTRL */
  830. case 0x1c: /* LLEN */
  831. case 0x20: /* FLENS */
  832. case 0x24: /* HFLTR_CTRL */
  833. case 0x28: /* CC_CARR_WSS_CARR */
  834. case 0x2c: /* C_PHASE */
  835. case 0x30: /* GAIN_U */
  836. case 0x34: /* GAIN_V */
  837. case 0x38: /* GAIN_Y */
  838. case 0x3c: /* BLACK_LEVEL */
  839. case 0x40: /* BLANK_LEVEL */
  840. case 0x44: /* X_COLOR */
  841. case 0x48: /* M_CONTROL */
  842. case 0x4c: /* BSTAMP_WSS_DATA */
  843. case 0x50: /* S_CARR */
  844. case 0x54: /* LINE21 */
  845. case 0x58: /* LN_SEL */
  846. case 0x5c: /* L21__WC_CTL */
  847. case 0x60: /* HTRIGGER_VTRIGGER */
  848. case 0x64: /* SAVID__EAVID */
  849. case 0x68: /* FLEN__FAL */
  850. case 0x6c: /* LAL__PHASE_RESET */
  851. case 0x70: /* HS_INT_START_STOP_X */
  852. case 0x74: /* HS_EXT_START_STOP_X */
  853. case 0x78: /* VS_INT_START_X */
  854. case 0x7c: /* VS_INT_STOP_X__VS_INT_START_Y */
  855. case 0x80: /* VS_INT_STOP_Y__VS_INT_START_X */
  856. case 0x84: /* VS_EXT_STOP_X__VS_EXT_START_Y */
  857. case 0x88: /* VS_EXT_STOP_Y */
  858. case 0x90: /* AVID_START_STOP_X */
  859. case 0x94: /* AVID_START_STOP_Y */
  860. case 0xa0: /* FID_INT_START_X__FID_INT_START_Y */
  861. case 0xa4: /* FID_INT_OFFSET_Y__FID_EXT_START_X */
  862. case 0xa8: /* FID_EXT_START_Y__FID_EXT_OFFSET_Y */
  863. case 0xb0: /* TVDETGP_INT_START_STOP_X */
  864. case 0xb4: /* TVDETGP_INT_START_STOP_Y */
  865. case 0xb8: /* GEN_CTRL */
  866. case 0xc4: /* DAC_TST__DAC_A */
  867. case 0xc8: /* DAC_B__DAC_C */
  868. break;
  869. default:
  870. OMAP_BAD_REG(addr);
  871. }
  872. }
  873. static const MemoryRegionOps omap_venc_ops = {
  874. .read = omap_venc_read,
  875. .write = omap_venc_write,
  876. .endianness = DEVICE_NATIVE_ENDIAN,
  877. };
  878. static uint64_t omap_im3_read(void *opaque, hwaddr addr,
  879. unsigned size)
  880. {
  881. if (size != 4) {
  882. return omap_badwidth_read32(opaque, addr);
  883. }
  884. switch (addr) {
  885. case 0x0a8: /* SBIMERRLOGA */
  886. case 0x0b0: /* SBIMERRLOG */
  887. case 0x190: /* SBIMSTATE */
  888. case 0x198: /* SBTMSTATE_L */
  889. case 0x19c: /* SBTMSTATE_H */
  890. case 0x1a8: /* SBIMCONFIG_L */
  891. case 0x1ac: /* SBIMCONFIG_H */
  892. case 0x1f8: /* SBID_L */
  893. case 0x1fc: /* SBID_H */
  894. return 0;
  895. default:
  896. break;
  897. }
  898. OMAP_BAD_REG(addr);
  899. return 0;
  900. }
  901. static void omap_im3_write(void *opaque, hwaddr addr,
  902. uint64_t value, unsigned size)
  903. {
  904. if (size != 4) {
  905. omap_badwidth_write32(opaque, addr, value);
  906. return;
  907. }
  908. switch (addr) {
  909. case 0x0b0: /* SBIMERRLOG */
  910. case 0x190: /* SBIMSTATE */
  911. case 0x198: /* SBTMSTATE_L */
  912. case 0x19c: /* SBTMSTATE_H */
  913. case 0x1a8: /* SBIMCONFIG_L */
  914. case 0x1ac: /* SBIMCONFIG_H */
  915. break;
  916. default:
  917. OMAP_BAD_REG(addr);
  918. }
  919. }
  920. static const MemoryRegionOps omap_im3_ops = {
  921. .read = omap_im3_read,
  922. .write = omap_im3_write,
  923. .endianness = DEVICE_NATIVE_ENDIAN,
  924. };
  925. struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
  926. MemoryRegion *sysmem,
  927. hwaddr l3_base,
  928. qemu_irq irq, qemu_irq drq,
  929. omap_clk fck1, omap_clk fck2, omap_clk ck54m,
  930. omap_clk ick1, omap_clk ick2)
  931. {
  932. struct omap_dss_s *s = g_new0(struct omap_dss_s, 1);
  933. s->irq = irq;
  934. s->drq = drq;
  935. omap_dss_reset(s);
  936. memory_region_init_io(&s->iomem_diss1, NULL, &omap_diss_ops, s, "omap.diss1",
  937. omap_l4_region_size(ta, 0));
  938. memory_region_init_io(&s->iomem_disc1, NULL, &omap_disc_ops, s, "omap.disc1",
  939. omap_l4_region_size(ta, 1));
  940. memory_region_init_io(&s->iomem_rfbi1, NULL, &omap_rfbi_ops, s, "omap.rfbi1",
  941. omap_l4_region_size(ta, 2));
  942. memory_region_init_io(&s->iomem_venc1, NULL, &omap_venc_ops, s, "omap.venc1",
  943. omap_l4_region_size(ta, 3));
  944. memory_region_init_io(&s->iomem_im3, NULL, &omap_im3_ops, s,
  945. "omap.im3", 0x1000);
  946. omap_l4_attach(ta, 0, &s->iomem_diss1);
  947. omap_l4_attach(ta, 1, &s->iomem_disc1);
  948. omap_l4_attach(ta, 2, &s->iomem_rfbi1);
  949. omap_l4_attach(ta, 3, &s->iomem_venc1);
  950. memory_region_add_subregion(sysmem, l3_base, &s->iomem_im3);
  951. #if 0
  952. s->state = graphic_console_init(omap_update_display,
  953. omap_invalidate_display, omap_screen_dump, s);
  954. #endif
  955. return s;
  956. }
  957. void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip)
  958. {
  959. if (cs < 0 || cs > 1)
  960. hw_error("%s: wrong CS %i\n", __func__, cs);
  961. s->rfbi.chip[cs] = chip;
  962. }