fsl-imx7.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * Copyright (c) 2018, Impinj, Inc.
  3. *
  4. * i.MX7 SoC definitions
  5. *
  6. * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef FSL_IMX7_H
  19. #define FSL_IMX7_H
  20. #include "hw/arm/boot.h"
  21. #include "hw/cpu/a15mpcore.h"
  22. #include "hw/intc/imx_gpcv2.h"
  23. #include "hw/misc/imx7_ccm.h"
  24. #include "hw/misc/imx7_snvs.h"
  25. #include "hw/misc/imx7_gpr.h"
  26. #include "hw/misc/imx6_src.h"
  27. #include "hw/watchdog/wdt_imx2.h"
  28. #include "hw/gpio/imx_gpio.h"
  29. #include "hw/char/imx_serial.h"
  30. #include "hw/timer/imx_gpt.h"
  31. #include "hw/timer/imx_epit.h"
  32. #include "hw/i2c/imx_i2c.h"
  33. #include "hw/sd/sdhci.h"
  34. #include "hw/ssi/imx_spi.h"
  35. #include "hw/net/imx_fec.h"
  36. #include "hw/pci-host/designware.h"
  37. #include "hw/usb/chipidea.h"
  38. #include "cpu.h"
  39. #include "qom/object.h"
  40. #define TYPE_FSL_IMX7 "fsl-imx7"
  41. OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7)
  42. enum FslIMX7Configuration {
  43. FSL_IMX7_NUM_CPUS = 2,
  44. FSL_IMX7_NUM_UARTS = 7,
  45. FSL_IMX7_NUM_ETHS = 2,
  46. FSL_IMX7_ETH_NUM_TX_RINGS = 3,
  47. FSL_IMX7_NUM_USDHCS = 3,
  48. FSL_IMX7_NUM_WDTS = 4,
  49. FSL_IMX7_NUM_GPTS = 4,
  50. FSL_IMX7_NUM_IOMUXCS = 2,
  51. FSL_IMX7_NUM_GPIOS = 7,
  52. FSL_IMX7_NUM_I2CS = 4,
  53. FSL_IMX7_NUM_ECSPIS = 4,
  54. FSL_IMX7_NUM_USBS = 3,
  55. FSL_IMX7_NUM_ADCS = 2,
  56. };
  57. struct FslIMX7State {
  58. /*< private >*/
  59. DeviceState parent_obj;
  60. /*< public >*/
  61. ARMCPU cpu[FSL_IMX7_NUM_CPUS];
  62. A15MPPrivState a7mpcore;
  63. IMXGPTState gpt[FSL_IMX7_NUM_GPTS];
  64. IMXGPIOState gpio[FSL_IMX7_NUM_GPIOS];
  65. IMX7CCMState ccm;
  66. IMX7AnalogState analog;
  67. IMX7SNVSState snvs;
  68. IMXGPCv2State gpcv2;
  69. IMXSPIState spi[FSL_IMX7_NUM_ECSPIS];
  70. IMXI2CState i2c[FSL_IMX7_NUM_I2CS];
  71. IMXSerialState uart[FSL_IMX7_NUM_UARTS];
  72. IMXFECState eth[FSL_IMX7_NUM_ETHS];
  73. SDHCIState usdhc[FSL_IMX7_NUM_USDHCS];
  74. IMX2WdtState wdt[FSL_IMX7_NUM_WDTS];
  75. IMX7GPRState gpr;
  76. ChipideaState usb[FSL_IMX7_NUM_USBS];
  77. DesignwarePCIEHost pcie;
  78. uint32_t phy_num[FSL_IMX7_NUM_ETHS];
  79. };
  80. enum FslIMX7MemoryMap {
  81. FSL_IMX7_MMDC_ADDR = 0x80000000,
  82. FSL_IMX7_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL,
  83. FSL_IMX7_GPIO1_ADDR = 0x30200000,
  84. FSL_IMX7_GPIO2_ADDR = 0x30210000,
  85. FSL_IMX7_GPIO3_ADDR = 0x30220000,
  86. FSL_IMX7_GPIO4_ADDR = 0x30230000,
  87. FSL_IMX7_GPIO5_ADDR = 0x30240000,
  88. FSL_IMX7_GPIO6_ADDR = 0x30250000,
  89. FSL_IMX7_GPIO7_ADDR = 0x30260000,
  90. FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000,
  91. FSL_IMX7_WDOG1_ADDR = 0x30280000,
  92. FSL_IMX7_WDOG2_ADDR = 0x30290000,
  93. FSL_IMX7_WDOG3_ADDR = 0x302A0000,
  94. FSL_IMX7_WDOG4_ADDR = 0x302B0000,
  95. FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000,
  96. FSL_IMX7_GPT1_ADDR = 0x302D0000,
  97. FSL_IMX7_GPT2_ADDR = 0x302E0000,
  98. FSL_IMX7_GPT3_ADDR = 0x302F0000,
  99. FSL_IMX7_GPT4_ADDR = 0x30300000,
  100. FSL_IMX7_IOMUXC_ADDR = 0x30330000,
  101. FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000,
  102. FSL_IMX7_IOMUXCn_SIZE = 0x1000,
  103. FSL_IMX7_OCOTP_ADDR = 0x30350000,
  104. FSL_IMX7_OCOTP_SIZE = 0x10000,
  105. FSL_IMX7_ANALOG_ADDR = 0x30360000,
  106. FSL_IMX7_SNVS_ADDR = 0x30370000,
  107. FSL_IMX7_CCM_ADDR = 0x30380000,
  108. FSL_IMX7_SRC_ADDR = 0x30390000,
  109. FSL_IMX7_SRC_SIZE = 0x1000,
  110. FSL_IMX7_ADC1_ADDR = 0x30610000,
  111. FSL_IMX7_ADC2_ADDR = 0x30620000,
  112. FSL_IMX7_ADCn_SIZE = 0x1000,
  113. FSL_IMX7_PWM1_ADDR = 0x30660000,
  114. FSL_IMX7_PWM2_ADDR = 0x30670000,
  115. FSL_IMX7_PWM3_ADDR = 0x30680000,
  116. FSL_IMX7_PWM4_ADDR = 0x30690000,
  117. FSL_IMX7_PWMn_SIZE = 0x10000,
  118. FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000,
  119. FSL_IMX7_PCIE_PHY_SIZE = 0x10000,
  120. FSL_IMX7_GPC_ADDR = 0x303A0000,
  121. FSL_IMX7_CAAM_ADDR = 0x30900000,
  122. FSL_IMX7_CAAM_SIZE = 0x40000,
  123. FSL_IMX7_CAN1_ADDR = 0x30A00000,
  124. FSL_IMX7_CAN2_ADDR = 0x30A10000,
  125. FSL_IMX7_CANn_SIZE = 0x10000,
  126. FSL_IMX7_I2C1_ADDR = 0x30A20000,
  127. FSL_IMX7_I2C2_ADDR = 0x30A30000,
  128. FSL_IMX7_I2C3_ADDR = 0x30A40000,
  129. FSL_IMX7_I2C4_ADDR = 0x30A50000,
  130. FSL_IMX7_ECSPI1_ADDR = 0x30820000,
  131. FSL_IMX7_ECSPI2_ADDR = 0x30830000,
  132. FSL_IMX7_ECSPI3_ADDR = 0x30840000,
  133. FSL_IMX7_ECSPI4_ADDR = 0x30630000,
  134. FSL_IMX7_LCDIF_ADDR = 0x30730000,
  135. FSL_IMX7_LCDIF_SIZE = 0x1000,
  136. FSL_IMX7_UART1_ADDR = 0x30860000,
  137. /*
  138. * Some versions of the reference manual claim that UART2 is @
  139. * 0x30870000, but experiments with HW + DT files in upstream
  140. * Linux kernel show that not to be true and that block is
  141. * acutally located @ 0x30890000
  142. */
  143. FSL_IMX7_UART2_ADDR = 0x30890000,
  144. FSL_IMX7_UART3_ADDR = 0x30880000,
  145. FSL_IMX7_UART4_ADDR = 0x30A60000,
  146. FSL_IMX7_UART5_ADDR = 0x30A70000,
  147. FSL_IMX7_UART6_ADDR = 0x30A80000,
  148. FSL_IMX7_UART7_ADDR = 0x30A90000,
  149. FSL_IMX7_SAI1_ADDR = 0x308A0000,
  150. FSL_IMX7_SAI2_ADDR = 0x308B0000,
  151. FSL_IMX7_SAI3_ADDR = 0x308C0000,
  152. FSL_IMX7_SAIn_SIZE = 0x10000,
  153. FSL_IMX7_ENET1_ADDR = 0x30BE0000,
  154. FSL_IMX7_ENET2_ADDR = 0x30BF0000,
  155. FSL_IMX7_USB1_ADDR = 0x30B10000,
  156. FSL_IMX7_USBMISC1_ADDR = 0x30B10200,
  157. FSL_IMX7_USB2_ADDR = 0x30B20000,
  158. FSL_IMX7_USBMISC2_ADDR = 0x30B20200,
  159. FSL_IMX7_USB3_ADDR = 0x30B30000,
  160. FSL_IMX7_USBMISC3_ADDR = 0x30B30200,
  161. FSL_IMX7_USBMISCn_SIZE = 0x200,
  162. FSL_IMX7_USDHC1_ADDR = 0x30B40000,
  163. FSL_IMX7_USDHC2_ADDR = 0x30B50000,
  164. FSL_IMX7_USDHC3_ADDR = 0x30B60000,
  165. FSL_IMX7_SDMA_ADDR = 0x30BD0000,
  166. FSL_IMX7_SDMA_SIZE = 0x1000,
  167. FSL_IMX7_A7MPCORE_ADDR = 0x31000000,
  168. FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000,
  169. FSL_IMX7_PCIE_REG_ADDR = 0x33800000,
  170. FSL_IMX7_PCIE_REG_SIZE = 16 * 1024,
  171. FSL_IMX7_GPR_ADDR = 0x30340000,
  172. FSL_IMX7_DMA_APBH_ADDR = 0x33000000,
  173. FSL_IMX7_DMA_APBH_SIZE = 0x2000,
  174. };
  175. enum FslIMX7IRQs {
  176. FSL_IMX7_USDHC1_IRQ = 22,
  177. FSL_IMX7_USDHC2_IRQ = 23,
  178. FSL_IMX7_USDHC3_IRQ = 24,
  179. FSL_IMX7_UART1_IRQ = 26,
  180. FSL_IMX7_UART2_IRQ = 27,
  181. FSL_IMX7_UART3_IRQ = 28,
  182. FSL_IMX7_UART4_IRQ = 29,
  183. FSL_IMX7_UART5_IRQ = 30,
  184. FSL_IMX7_UART6_IRQ = 16,
  185. FSL_IMX7_ECSPI1_IRQ = 31,
  186. FSL_IMX7_ECSPI2_IRQ = 32,
  187. FSL_IMX7_ECSPI3_IRQ = 33,
  188. FSL_IMX7_ECSPI4_IRQ = 34,
  189. FSL_IMX7_I2C1_IRQ = 35,
  190. FSL_IMX7_I2C2_IRQ = 36,
  191. FSL_IMX7_I2C3_IRQ = 37,
  192. FSL_IMX7_I2C4_IRQ = 38,
  193. FSL_IMX7_USB1_IRQ = 43,
  194. FSL_IMX7_USB2_IRQ = 42,
  195. FSL_IMX7_USB3_IRQ = 40,
  196. FSL_IMX7_GPT1_IRQ = 55,
  197. FSL_IMX7_GPT2_IRQ = 54,
  198. FSL_IMX7_GPT3_IRQ = 53,
  199. FSL_IMX7_GPT4_IRQ = 52,
  200. FSL_IMX7_GPIO1_LOW_IRQ = 64,
  201. FSL_IMX7_GPIO1_HIGH_IRQ = 65,
  202. FSL_IMX7_GPIO2_LOW_IRQ = 66,
  203. FSL_IMX7_GPIO2_HIGH_IRQ = 67,
  204. FSL_IMX7_GPIO3_LOW_IRQ = 68,
  205. FSL_IMX7_GPIO3_HIGH_IRQ = 69,
  206. FSL_IMX7_GPIO4_LOW_IRQ = 70,
  207. FSL_IMX7_GPIO4_HIGH_IRQ = 71,
  208. FSL_IMX7_GPIO5_LOW_IRQ = 72,
  209. FSL_IMX7_GPIO5_HIGH_IRQ = 73,
  210. FSL_IMX7_GPIO6_LOW_IRQ = 74,
  211. FSL_IMX7_GPIO6_HIGH_IRQ = 75,
  212. FSL_IMX7_GPIO7_LOW_IRQ = 76,
  213. FSL_IMX7_GPIO7_HIGH_IRQ = 77,
  214. FSL_IMX7_WDOG1_IRQ = 78,
  215. FSL_IMX7_WDOG2_IRQ = 79,
  216. FSL_IMX7_WDOG3_IRQ = 10,
  217. FSL_IMX7_WDOG4_IRQ = 109,
  218. FSL_IMX7_PCI_INTA_IRQ = 125,
  219. FSL_IMX7_PCI_INTB_IRQ = 124,
  220. FSL_IMX7_PCI_INTC_IRQ = 123,
  221. FSL_IMX7_PCI_INTD_IRQ = 122,
  222. FSL_IMX7_UART7_IRQ = 126,
  223. #define FSL_IMX7_ENET_IRQ(i, n) ((n) + ((i) ? 100 : 118))
  224. FSL_IMX7_MAX_IRQ = 128,
  225. };
  226. #endif /* FSL_IMX7_H */