vga.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450
  1. /*
  2. * QEMU VGA Emulator.
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "vga.h"
  26. #include "console.h"
  27. #include "pc.h"
  28. #include "pci/pci.h"
  29. #include "vga_int.h"
  30. #include "pixel_ops.h"
  31. #include "qemu-timer.h"
  32. #include "xen.h"
  33. #include "trace.h"
  34. //#define DEBUG_VGA
  35. //#define DEBUG_VGA_MEM
  36. //#define DEBUG_VGA_REG
  37. //#define DEBUG_BOCHS_VBE
  38. /* 16 state changes per vertical frame @60 Hz */
  39. #define VGA_TEXT_CURSOR_PERIOD_MS (1000 * 2 * 16 / 60)
  40. /*
  41. * Video Graphics Array (VGA)
  42. *
  43. * Chipset docs for original IBM VGA:
  44. * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
  45. *
  46. * FreeVGA site:
  47. * http://www.osdever.net/FreeVGA/home.htm
  48. *
  49. * Standard VGA features and Bochs VBE extensions are implemented.
  50. */
  51. /* force some bits to zero */
  52. const uint8_t sr_mask[8] = {
  53. 0x03,
  54. 0x3d,
  55. 0x0f,
  56. 0x3f,
  57. 0x0e,
  58. 0x00,
  59. 0x00,
  60. 0xff,
  61. };
  62. const uint8_t gr_mask[16] = {
  63. 0x0f, /* 0x00 */
  64. 0x0f, /* 0x01 */
  65. 0x0f, /* 0x02 */
  66. 0x1f, /* 0x03 */
  67. 0x03, /* 0x04 */
  68. 0x7b, /* 0x05 */
  69. 0x0f, /* 0x06 */
  70. 0x0f, /* 0x07 */
  71. 0xff, /* 0x08 */
  72. 0x00, /* 0x09 */
  73. 0x00, /* 0x0a */
  74. 0x00, /* 0x0b */
  75. 0x00, /* 0x0c */
  76. 0x00, /* 0x0d */
  77. 0x00, /* 0x0e */
  78. 0x00, /* 0x0f */
  79. };
  80. #define cbswap_32(__x) \
  81. ((uint32_t)( \
  82. (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
  83. (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
  84. (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
  85. (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
  86. #ifdef HOST_WORDS_BIGENDIAN
  87. #define PAT(x) cbswap_32(x)
  88. #else
  89. #define PAT(x) (x)
  90. #endif
  91. #ifdef HOST_WORDS_BIGENDIAN
  92. #define BIG 1
  93. #else
  94. #define BIG 0
  95. #endif
  96. #ifdef HOST_WORDS_BIGENDIAN
  97. #define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
  98. #else
  99. #define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
  100. #endif
  101. static const uint32_t mask16[16] = {
  102. PAT(0x00000000),
  103. PAT(0x000000ff),
  104. PAT(0x0000ff00),
  105. PAT(0x0000ffff),
  106. PAT(0x00ff0000),
  107. PAT(0x00ff00ff),
  108. PAT(0x00ffff00),
  109. PAT(0x00ffffff),
  110. PAT(0xff000000),
  111. PAT(0xff0000ff),
  112. PAT(0xff00ff00),
  113. PAT(0xff00ffff),
  114. PAT(0xffff0000),
  115. PAT(0xffff00ff),
  116. PAT(0xffffff00),
  117. PAT(0xffffffff),
  118. };
  119. #undef PAT
  120. #ifdef HOST_WORDS_BIGENDIAN
  121. #define PAT(x) (x)
  122. #else
  123. #define PAT(x) cbswap_32(x)
  124. #endif
  125. static const uint32_t dmask16[16] = {
  126. PAT(0x00000000),
  127. PAT(0x000000ff),
  128. PAT(0x0000ff00),
  129. PAT(0x0000ffff),
  130. PAT(0x00ff0000),
  131. PAT(0x00ff00ff),
  132. PAT(0x00ffff00),
  133. PAT(0x00ffffff),
  134. PAT(0xff000000),
  135. PAT(0xff0000ff),
  136. PAT(0xff00ff00),
  137. PAT(0xff00ffff),
  138. PAT(0xffff0000),
  139. PAT(0xffff00ff),
  140. PAT(0xffffff00),
  141. PAT(0xffffffff),
  142. };
  143. static const uint32_t dmask4[4] = {
  144. PAT(0x00000000),
  145. PAT(0x0000ffff),
  146. PAT(0xffff0000),
  147. PAT(0xffffffff),
  148. };
  149. static uint32_t expand4[256];
  150. static uint16_t expand2[256];
  151. static uint8_t expand4to8[16];
  152. static void vga_screen_dump(void *opaque, const char *filename, bool cswitch,
  153. Error **errp);
  154. static void vga_update_memory_access(VGACommonState *s)
  155. {
  156. MemoryRegion *region, *old_region = s->chain4_alias;
  157. hwaddr base, offset, size;
  158. s->chain4_alias = NULL;
  159. if ((s->sr[VGA_SEQ_PLANE_WRITE] & VGA_SR02_ALL_PLANES) ==
  160. VGA_SR02_ALL_PLANES && s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  161. offset = 0;
  162. switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
  163. case 0:
  164. base = 0xa0000;
  165. size = 0x20000;
  166. break;
  167. case 1:
  168. base = 0xa0000;
  169. size = 0x10000;
  170. offset = s->bank_offset;
  171. break;
  172. case 2:
  173. base = 0xb0000;
  174. size = 0x8000;
  175. break;
  176. case 3:
  177. default:
  178. base = 0xb8000;
  179. size = 0x8000;
  180. break;
  181. }
  182. base += isa_mem_base;
  183. region = g_malloc(sizeof(*region));
  184. memory_region_init_alias(region, "vga.chain4", &s->vram, offset, size);
  185. memory_region_add_subregion_overlap(s->legacy_address_space, base,
  186. region, 2);
  187. s->chain4_alias = region;
  188. }
  189. if (old_region) {
  190. memory_region_del_subregion(s->legacy_address_space, old_region);
  191. memory_region_destroy(old_region);
  192. g_free(old_region);
  193. s->plane_updated = 0xf;
  194. }
  195. }
  196. static void vga_dumb_update_retrace_info(VGACommonState *s)
  197. {
  198. (void) s;
  199. }
  200. static void vga_precise_update_retrace_info(VGACommonState *s)
  201. {
  202. int htotal_chars;
  203. int hretr_start_char;
  204. int hretr_skew_chars;
  205. int hretr_end_char;
  206. int vtotal_lines;
  207. int vretr_start_line;
  208. int vretr_end_line;
  209. int dots;
  210. #if 0
  211. int div2, sldiv2;
  212. #endif
  213. int clocking_mode;
  214. int clock_sel;
  215. const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
  216. int64_t chars_per_sec;
  217. struct vga_precise_retrace *r = &s->retrace_info.precise;
  218. htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
  219. hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
  220. hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
  221. hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
  222. vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
  223. (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
  224. ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
  225. vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
  226. ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
  227. ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
  228. vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
  229. clocking_mode = (s->sr[VGA_SEQ_CLOCK_MODE] >> 3) & 1;
  230. clock_sel = (s->msr >> 2) & 3;
  231. dots = (s->msr & 1) ? 8 : 9;
  232. chars_per_sec = clk_hz[clock_sel] / dots;
  233. htotal_chars <<= clocking_mode;
  234. r->total_chars = vtotal_lines * htotal_chars;
  235. if (r->freq) {
  236. r->ticks_per_char = get_ticks_per_sec() / (r->total_chars * r->freq);
  237. } else {
  238. r->ticks_per_char = get_ticks_per_sec() / chars_per_sec;
  239. }
  240. r->vstart = vretr_start_line;
  241. r->vend = r->vstart + vretr_end_line + 1;
  242. r->hstart = hretr_start_char + hretr_skew_chars;
  243. r->hend = r->hstart + hretr_end_char + 1;
  244. r->htotal = htotal_chars;
  245. #if 0
  246. div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
  247. sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
  248. printf (
  249. "hz=%f\n"
  250. "htotal = %d\n"
  251. "hretr_start = %d\n"
  252. "hretr_skew = %d\n"
  253. "hretr_end = %d\n"
  254. "vtotal = %d\n"
  255. "vretr_start = %d\n"
  256. "vretr_end = %d\n"
  257. "div2 = %d sldiv2 = %d\n"
  258. "clocking_mode = %d\n"
  259. "clock_sel = %d %d\n"
  260. "dots = %d\n"
  261. "ticks/char = %" PRId64 "\n"
  262. "\n",
  263. (double) get_ticks_per_sec() / (r->ticks_per_char * r->total_chars),
  264. htotal_chars,
  265. hretr_start_char,
  266. hretr_skew_chars,
  267. hretr_end_char,
  268. vtotal_lines,
  269. vretr_start_line,
  270. vretr_end_line,
  271. div2, sldiv2,
  272. clocking_mode,
  273. clock_sel,
  274. clk_hz[clock_sel],
  275. dots,
  276. r->ticks_per_char
  277. );
  278. #endif
  279. }
  280. static uint8_t vga_precise_retrace(VGACommonState *s)
  281. {
  282. struct vga_precise_retrace *r = &s->retrace_info.precise;
  283. uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
  284. if (r->total_chars) {
  285. int cur_line, cur_line_char, cur_char;
  286. int64_t cur_tick;
  287. cur_tick = qemu_get_clock_ns(vm_clock);
  288. cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
  289. cur_line = cur_char / r->htotal;
  290. if (cur_line >= r->vstart && cur_line <= r->vend) {
  291. val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
  292. } else {
  293. cur_line_char = cur_char % r->htotal;
  294. if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
  295. val |= ST01_DISP_ENABLE;
  296. }
  297. }
  298. return val;
  299. } else {
  300. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  301. }
  302. }
  303. static uint8_t vga_dumb_retrace(VGACommonState *s)
  304. {
  305. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  306. }
  307. int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
  308. {
  309. if (s->msr & VGA_MIS_COLOR) {
  310. /* Color */
  311. return (addr >= 0x3b0 && addr <= 0x3bf);
  312. } else {
  313. /* Monochrome */
  314. return (addr >= 0x3d0 && addr <= 0x3df);
  315. }
  316. }
  317. uint32_t vga_ioport_read(void *opaque, uint32_t addr)
  318. {
  319. VGACommonState *s = opaque;
  320. int val, index;
  321. qemu_flush_coalesced_mmio_buffer();
  322. if (vga_ioport_invalid(s, addr)) {
  323. val = 0xff;
  324. } else {
  325. switch(addr) {
  326. case VGA_ATT_W:
  327. if (s->ar_flip_flop == 0) {
  328. val = s->ar_index;
  329. } else {
  330. val = 0;
  331. }
  332. break;
  333. case VGA_ATT_R:
  334. index = s->ar_index & 0x1f;
  335. if (index < VGA_ATT_C) {
  336. val = s->ar[index];
  337. } else {
  338. val = 0;
  339. }
  340. break;
  341. case VGA_MIS_W:
  342. val = s->st00;
  343. break;
  344. case VGA_SEQ_I:
  345. val = s->sr_index;
  346. break;
  347. case VGA_SEQ_D:
  348. val = s->sr[s->sr_index];
  349. #ifdef DEBUG_VGA_REG
  350. printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
  351. #endif
  352. break;
  353. case VGA_PEL_IR:
  354. val = s->dac_state;
  355. break;
  356. case VGA_PEL_IW:
  357. val = s->dac_write_index;
  358. break;
  359. case VGA_PEL_D:
  360. val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
  361. if (++s->dac_sub_index == 3) {
  362. s->dac_sub_index = 0;
  363. s->dac_read_index++;
  364. }
  365. break;
  366. case VGA_FTC_R:
  367. val = s->fcr;
  368. break;
  369. case VGA_MIS_R:
  370. val = s->msr;
  371. break;
  372. case VGA_GFX_I:
  373. val = s->gr_index;
  374. break;
  375. case VGA_GFX_D:
  376. val = s->gr[s->gr_index];
  377. #ifdef DEBUG_VGA_REG
  378. printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
  379. #endif
  380. break;
  381. case VGA_CRT_IM:
  382. case VGA_CRT_IC:
  383. val = s->cr_index;
  384. break;
  385. case VGA_CRT_DM:
  386. case VGA_CRT_DC:
  387. val = s->cr[s->cr_index];
  388. #ifdef DEBUG_VGA_REG
  389. printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
  390. #endif
  391. break;
  392. case VGA_IS1_RM:
  393. case VGA_IS1_RC:
  394. /* just toggle to fool polling */
  395. val = s->st01 = s->retrace(s);
  396. s->ar_flip_flop = 0;
  397. break;
  398. default:
  399. val = 0x00;
  400. break;
  401. }
  402. }
  403. #if defined(DEBUG_VGA)
  404. printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
  405. #endif
  406. return val;
  407. }
  408. void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  409. {
  410. VGACommonState *s = opaque;
  411. int index;
  412. qemu_flush_coalesced_mmio_buffer();
  413. /* check port range access depending on color/monochrome mode */
  414. if (vga_ioport_invalid(s, addr)) {
  415. return;
  416. }
  417. #ifdef DEBUG_VGA
  418. printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
  419. #endif
  420. switch(addr) {
  421. case VGA_ATT_W:
  422. if (s->ar_flip_flop == 0) {
  423. val &= 0x3f;
  424. s->ar_index = val;
  425. } else {
  426. index = s->ar_index & 0x1f;
  427. switch(index) {
  428. case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
  429. s->ar[index] = val & 0x3f;
  430. break;
  431. case VGA_ATC_MODE:
  432. s->ar[index] = val & ~0x10;
  433. break;
  434. case VGA_ATC_OVERSCAN:
  435. s->ar[index] = val;
  436. break;
  437. case VGA_ATC_PLANE_ENABLE:
  438. s->ar[index] = val & ~0xc0;
  439. break;
  440. case VGA_ATC_PEL:
  441. s->ar[index] = val & ~0xf0;
  442. break;
  443. case VGA_ATC_COLOR_PAGE:
  444. s->ar[index] = val & ~0xf0;
  445. break;
  446. default:
  447. break;
  448. }
  449. }
  450. s->ar_flip_flop ^= 1;
  451. break;
  452. case VGA_MIS_W:
  453. s->msr = val & ~0x10;
  454. s->update_retrace_info(s);
  455. break;
  456. case VGA_SEQ_I:
  457. s->sr_index = val & 7;
  458. break;
  459. case VGA_SEQ_D:
  460. #ifdef DEBUG_VGA_REG
  461. printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
  462. #endif
  463. s->sr[s->sr_index] = val & sr_mask[s->sr_index];
  464. if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
  465. s->update_retrace_info(s);
  466. }
  467. vga_update_memory_access(s);
  468. break;
  469. case VGA_PEL_IR:
  470. s->dac_read_index = val;
  471. s->dac_sub_index = 0;
  472. s->dac_state = 3;
  473. break;
  474. case VGA_PEL_IW:
  475. s->dac_write_index = val;
  476. s->dac_sub_index = 0;
  477. s->dac_state = 0;
  478. break;
  479. case VGA_PEL_D:
  480. s->dac_cache[s->dac_sub_index] = val;
  481. if (++s->dac_sub_index == 3) {
  482. memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
  483. s->dac_sub_index = 0;
  484. s->dac_write_index++;
  485. }
  486. break;
  487. case VGA_GFX_I:
  488. s->gr_index = val & 0x0f;
  489. break;
  490. case VGA_GFX_D:
  491. #ifdef DEBUG_VGA_REG
  492. printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
  493. #endif
  494. s->gr[s->gr_index] = val & gr_mask[s->gr_index];
  495. vga_update_memory_access(s);
  496. break;
  497. case VGA_CRT_IM:
  498. case VGA_CRT_IC:
  499. s->cr_index = val;
  500. break;
  501. case VGA_CRT_DM:
  502. case VGA_CRT_DC:
  503. #ifdef DEBUG_VGA_REG
  504. printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
  505. #endif
  506. /* handle CR0-7 protection */
  507. if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
  508. s->cr_index <= VGA_CRTC_OVERFLOW) {
  509. /* can always write bit 4 of CR7 */
  510. if (s->cr_index == VGA_CRTC_OVERFLOW) {
  511. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
  512. (val & 0x10);
  513. }
  514. return;
  515. }
  516. s->cr[s->cr_index] = val;
  517. switch(s->cr_index) {
  518. case VGA_CRTC_H_TOTAL:
  519. case VGA_CRTC_H_SYNC_START:
  520. case VGA_CRTC_H_SYNC_END:
  521. case VGA_CRTC_V_TOTAL:
  522. case VGA_CRTC_OVERFLOW:
  523. case VGA_CRTC_V_SYNC_END:
  524. case VGA_CRTC_MODE:
  525. s->update_retrace_info(s);
  526. break;
  527. }
  528. break;
  529. case VGA_IS1_RM:
  530. case VGA_IS1_RC:
  531. s->fcr = val & 0x10;
  532. break;
  533. }
  534. }
  535. static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
  536. {
  537. VGACommonState *s = opaque;
  538. uint32_t val;
  539. val = s->vbe_index;
  540. return val;
  541. }
  542. uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
  543. {
  544. VGACommonState *s = opaque;
  545. uint32_t val;
  546. if (s->vbe_index < VBE_DISPI_INDEX_NB) {
  547. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
  548. switch(s->vbe_index) {
  549. /* XXX: do not hardcode ? */
  550. case VBE_DISPI_INDEX_XRES:
  551. val = VBE_DISPI_MAX_XRES;
  552. break;
  553. case VBE_DISPI_INDEX_YRES:
  554. val = VBE_DISPI_MAX_YRES;
  555. break;
  556. case VBE_DISPI_INDEX_BPP:
  557. val = VBE_DISPI_MAX_BPP;
  558. break;
  559. default:
  560. val = s->vbe_regs[s->vbe_index];
  561. break;
  562. }
  563. } else {
  564. val = s->vbe_regs[s->vbe_index];
  565. }
  566. } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
  567. val = s->vram_size / (64 * 1024);
  568. } else {
  569. val = 0;
  570. }
  571. #ifdef DEBUG_BOCHS_VBE
  572. printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
  573. #endif
  574. return val;
  575. }
  576. void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
  577. {
  578. VGACommonState *s = opaque;
  579. s->vbe_index = val;
  580. }
  581. void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
  582. {
  583. VGACommonState *s = opaque;
  584. if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
  585. #ifdef DEBUG_BOCHS_VBE
  586. printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
  587. #endif
  588. switch(s->vbe_index) {
  589. case VBE_DISPI_INDEX_ID:
  590. if (val == VBE_DISPI_ID0 ||
  591. val == VBE_DISPI_ID1 ||
  592. val == VBE_DISPI_ID2 ||
  593. val == VBE_DISPI_ID3 ||
  594. val == VBE_DISPI_ID4) {
  595. s->vbe_regs[s->vbe_index] = val;
  596. }
  597. break;
  598. case VBE_DISPI_INDEX_XRES:
  599. if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
  600. s->vbe_regs[s->vbe_index] = val;
  601. }
  602. break;
  603. case VBE_DISPI_INDEX_YRES:
  604. if (val <= VBE_DISPI_MAX_YRES) {
  605. s->vbe_regs[s->vbe_index] = val;
  606. }
  607. break;
  608. case VBE_DISPI_INDEX_BPP:
  609. if (val == 0)
  610. val = 8;
  611. if (val == 4 || val == 8 || val == 15 ||
  612. val == 16 || val == 24 || val == 32) {
  613. s->vbe_regs[s->vbe_index] = val;
  614. }
  615. break;
  616. case VBE_DISPI_INDEX_BANK:
  617. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  618. val &= (s->vbe_bank_mask >> 2);
  619. } else {
  620. val &= s->vbe_bank_mask;
  621. }
  622. s->vbe_regs[s->vbe_index] = val;
  623. s->bank_offset = (val << 16);
  624. vga_update_memory_access(s);
  625. break;
  626. case VBE_DISPI_INDEX_ENABLE:
  627. if ((val & VBE_DISPI_ENABLED) &&
  628. !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  629. int h, shift_control;
  630. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
  631. s->vbe_regs[VBE_DISPI_INDEX_XRES];
  632. s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
  633. s->vbe_regs[VBE_DISPI_INDEX_YRES];
  634. s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
  635. s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  636. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  637. s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
  638. else
  639. s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
  640. ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  641. s->vbe_start_addr = 0;
  642. /* clear the screen (should be done in BIOS) */
  643. if (!(val & VBE_DISPI_NOCLEARMEM)) {
  644. memset(s->vram_ptr, 0,
  645. s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
  646. }
  647. /* we initialize the VGA graphic mode (should be done
  648. in BIOS) */
  649. /* graphic mode + memory map 1 */
  650. s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
  651. VGA_GR06_GRAPHICS_MODE;
  652. s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
  653. s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
  654. /* width */
  655. s->cr[VGA_CRTC_H_DISP] =
  656. (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
  657. /* height (only meaningful if < 1024) */
  658. h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
  659. s->cr[VGA_CRTC_V_DISP_END] = h;
  660. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
  661. ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
  662. /* line compare to 1023 */
  663. s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
  664. s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
  665. s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
  666. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  667. shift_control = 0;
  668. s->sr[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
  669. } else {
  670. shift_control = 2;
  671. /* set chain 4 mode */
  672. s->sr[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
  673. /* activate all planes */
  674. s->sr[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
  675. }
  676. s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
  677. (shift_control << 5);
  678. s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
  679. } else {
  680. /* XXX: the bios should do that */
  681. s->bank_offset = 0;
  682. }
  683. s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
  684. s->vbe_regs[s->vbe_index] = val;
  685. vga_update_memory_access(s);
  686. break;
  687. case VBE_DISPI_INDEX_VIRT_WIDTH:
  688. {
  689. int w, h, line_offset;
  690. if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
  691. return;
  692. w = val;
  693. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  694. line_offset = w >> 1;
  695. else
  696. line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  697. h = s->vram_size / line_offset;
  698. /* XXX: support weird bochs semantics ? */
  699. if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
  700. return;
  701. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
  702. s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
  703. s->vbe_line_offset = line_offset;
  704. }
  705. break;
  706. case VBE_DISPI_INDEX_X_OFFSET:
  707. case VBE_DISPI_INDEX_Y_OFFSET:
  708. {
  709. int x;
  710. s->vbe_regs[s->vbe_index] = val;
  711. s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
  712. x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
  713. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  714. s->vbe_start_addr += x >> 1;
  715. else
  716. s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  717. s->vbe_start_addr >>= 2;
  718. }
  719. break;
  720. default:
  721. break;
  722. }
  723. }
  724. }
  725. /* called for accesses between 0xa0000 and 0xc0000 */
  726. uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr)
  727. {
  728. int memory_map_mode, plane;
  729. uint32_t ret;
  730. /* convert to VGA memory offset */
  731. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  732. addr &= 0x1ffff;
  733. switch(memory_map_mode) {
  734. case 0:
  735. break;
  736. case 1:
  737. if (addr >= 0x10000)
  738. return 0xff;
  739. addr += s->bank_offset;
  740. break;
  741. case 2:
  742. addr -= 0x10000;
  743. if (addr >= 0x8000)
  744. return 0xff;
  745. break;
  746. default:
  747. case 3:
  748. addr -= 0x18000;
  749. if (addr >= 0x8000)
  750. return 0xff;
  751. break;
  752. }
  753. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  754. /* chain 4 mode : simplest access */
  755. ret = s->vram_ptr[addr];
  756. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  757. /* odd/even mode (aka text mode mapping) */
  758. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  759. ret = s->vram_ptr[((addr & ~1) << 1) | plane];
  760. } else {
  761. /* standard VGA latched access */
  762. s->latch = ((uint32_t *)s->vram_ptr)[addr];
  763. if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
  764. /* read mode 0 */
  765. plane = s->gr[VGA_GFX_PLANE_READ];
  766. ret = GET_PLANE(s->latch, plane);
  767. } else {
  768. /* read mode 1 */
  769. ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
  770. mask16[s->gr[VGA_GFX_COMPARE_MASK]];
  771. ret |= ret >> 16;
  772. ret |= ret >> 8;
  773. ret = (~ret) & 0xff;
  774. }
  775. }
  776. return ret;
  777. }
  778. /* called for accesses between 0xa0000 and 0xc0000 */
  779. void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val)
  780. {
  781. int memory_map_mode, plane, write_mode, b, func_select, mask;
  782. uint32_t write_mask, bit_mask, set_mask;
  783. #ifdef DEBUG_VGA_MEM
  784. printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
  785. #endif
  786. /* convert to VGA memory offset */
  787. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  788. addr &= 0x1ffff;
  789. switch(memory_map_mode) {
  790. case 0:
  791. break;
  792. case 1:
  793. if (addr >= 0x10000)
  794. return;
  795. addr += s->bank_offset;
  796. break;
  797. case 2:
  798. addr -= 0x10000;
  799. if (addr >= 0x8000)
  800. return;
  801. break;
  802. default:
  803. case 3:
  804. addr -= 0x18000;
  805. if (addr >= 0x8000)
  806. return;
  807. break;
  808. }
  809. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  810. /* chain 4 mode : simplest access */
  811. plane = addr & 3;
  812. mask = (1 << plane);
  813. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  814. s->vram_ptr[addr] = val;
  815. #ifdef DEBUG_VGA_MEM
  816. printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
  817. #endif
  818. s->plane_updated |= mask; /* only used to detect font change */
  819. memory_region_set_dirty(&s->vram, addr, 1);
  820. }
  821. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  822. /* odd/even mode (aka text mode mapping) */
  823. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  824. mask = (1 << plane);
  825. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  826. addr = ((addr & ~1) << 1) | plane;
  827. s->vram_ptr[addr] = val;
  828. #ifdef DEBUG_VGA_MEM
  829. printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
  830. #endif
  831. s->plane_updated |= mask; /* only used to detect font change */
  832. memory_region_set_dirty(&s->vram, addr, 1);
  833. }
  834. } else {
  835. /* standard VGA latched access */
  836. write_mode = s->gr[VGA_GFX_MODE] & 3;
  837. switch(write_mode) {
  838. default:
  839. case 0:
  840. /* rotate */
  841. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  842. val = ((val >> b) | (val << (8 - b))) & 0xff;
  843. val |= val << 8;
  844. val |= val << 16;
  845. /* apply set/reset mask */
  846. set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
  847. val = (val & ~set_mask) |
  848. (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
  849. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  850. break;
  851. case 1:
  852. val = s->latch;
  853. goto do_write;
  854. case 2:
  855. val = mask16[val & 0x0f];
  856. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  857. break;
  858. case 3:
  859. /* rotate */
  860. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  861. val = (val >> b) | (val << (8 - b));
  862. bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
  863. val = mask16[s->gr[VGA_GFX_SR_VALUE]];
  864. break;
  865. }
  866. /* apply logical operation */
  867. func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
  868. switch(func_select) {
  869. case 0:
  870. default:
  871. /* nothing to do */
  872. break;
  873. case 1:
  874. /* and */
  875. val &= s->latch;
  876. break;
  877. case 2:
  878. /* or */
  879. val |= s->latch;
  880. break;
  881. case 3:
  882. /* xor */
  883. val ^= s->latch;
  884. break;
  885. }
  886. /* apply bit mask */
  887. bit_mask |= bit_mask << 8;
  888. bit_mask |= bit_mask << 16;
  889. val = (val & bit_mask) | (s->latch & ~bit_mask);
  890. do_write:
  891. /* mask data according to sr[2] */
  892. mask = s->sr[VGA_SEQ_PLANE_WRITE];
  893. s->plane_updated |= mask; /* only used to detect font change */
  894. write_mask = mask16[mask];
  895. ((uint32_t *)s->vram_ptr)[addr] =
  896. (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
  897. (val & write_mask);
  898. #ifdef DEBUG_VGA_MEM
  899. printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
  900. addr * 4, write_mask, val);
  901. #endif
  902. memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
  903. }
  904. }
  905. typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
  906. const uint8_t *font_ptr, int h,
  907. uint32_t fgcol, uint32_t bgcol);
  908. typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
  909. const uint8_t *font_ptr, int h,
  910. uint32_t fgcol, uint32_t bgcol, int dup9);
  911. typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
  912. const uint8_t *s, int width);
  913. #define DEPTH 8
  914. #include "vga_template.h"
  915. #define DEPTH 15
  916. #include "vga_template.h"
  917. #define BGR_FORMAT
  918. #define DEPTH 15
  919. #include "vga_template.h"
  920. #define DEPTH 16
  921. #include "vga_template.h"
  922. #define BGR_FORMAT
  923. #define DEPTH 16
  924. #include "vga_template.h"
  925. #define DEPTH 32
  926. #include "vga_template.h"
  927. #define BGR_FORMAT
  928. #define DEPTH 32
  929. #include "vga_template.h"
  930. static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
  931. {
  932. unsigned int col;
  933. col = rgb_to_pixel8(r, g, b);
  934. col |= col << 8;
  935. col |= col << 16;
  936. return col;
  937. }
  938. static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
  939. {
  940. unsigned int col;
  941. col = rgb_to_pixel15(r, g, b);
  942. col |= col << 16;
  943. return col;
  944. }
  945. static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
  946. unsigned int b)
  947. {
  948. unsigned int col;
  949. col = rgb_to_pixel15bgr(r, g, b);
  950. col |= col << 16;
  951. return col;
  952. }
  953. static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
  954. {
  955. unsigned int col;
  956. col = rgb_to_pixel16(r, g, b);
  957. col |= col << 16;
  958. return col;
  959. }
  960. static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
  961. unsigned int b)
  962. {
  963. unsigned int col;
  964. col = rgb_to_pixel16bgr(r, g, b);
  965. col |= col << 16;
  966. return col;
  967. }
  968. static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
  969. {
  970. unsigned int col;
  971. col = rgb_to_pixel32(r, g, b);
  972. return col;
  973. }
  974. static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
  975. {
  976. unsigned int col;
  977. col = rgb_to_pixel32bgr(r, g, b);
  978. return col;
  979. }
  980. /* return true if the palette was modified */
  981. static int update_palette16(VGACommonState *s)
  982. {
  983. int full_update, i;
  984. uint32_t v, col, *palette;
  985. full_update = 0;
  986. palette = s->last_palette;
  987. for(i = 0; i < 16; i++) {
  988. v = s->ar[i];
  989. if (s->ar[VGA_ATC_MODE] & 0x80) {
  990. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
  991. } else {
  992. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
  993. }
  994. v = v * 3;
  995. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  996. c6_to_8(s->palette[v + 1]),
  997. c6_to_8(s->palette[v + 2]));
  998. if (col != palette[i]) {
  999. full_update = 1;
  1000. palette[i] = col;
  1001. }
  1002. }
  1003. return full_update;
  1004. }
  1005. /* return true if the palette was modified */
  1006. static int update_palette256(VGACommonState *s)
  1007. {
  1008. int full_update, i;
  1009. uint32_t v, col, *palette;
  1010. full_update = 0;
  1011. palette = s->last_palette;
  1012. v = 0;
  1013. for(i = 0; i < 256; i++) {
  1014. if (s->dac_8bit) {
  1015. col = s->rgb_to_pixel(s->palette[v],
  1016. s->palette[v + 1],
  1017. s->palette[v + 2]);
  1018. } else {
  1019. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  1020. c6_to_8(s->palette[v + 1]),
  1021. c6_to_8(s->palette[v + 2]));
  1022. }
  1023. if (col != palette[i]) {
  1024. full_update = 1;
  1025. palette[i] = col;
  1026. }
  1027. v += 3;
  1028. }
  1029. return full_update;
  1030. }
  1031. static void vga_get_offsets(VGACommonState *s,
  1032. uint32_t *pline_offset,
  1033. uint32_t *pstart_addr,
  1034. uint32_t *pline_compare)
  1035. {
  1036. uint32_t start_addr, line_offset, line_compare;
  1037. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1038. line_offset = s->vbe_line_offset;
  1039. start_addr = s->vbe_start_addr;
  1040. line_compare = 65535;
  1041. } else {
  1042. /* compute line_offset in bytes */
  1043. line_offset = s->cr[VGA_CRTC_OFFSET];
  1044. line_offset <<= 3;
  1045. /* starting address */
  1046. start_addr = s->cr[VGA_CRTC_START_LO] |
  1047. (s->cr[VGA_CRTC_START_HI] << 8);
  1048. /* line compare */
  1049. line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
  1050. ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
  1051. ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
  1052. }
  1053. *pline_offset = line_offset;
  1054. *pstart_addr = start_addr;
  1055. *pline_compare = line_compare;
  1056. }
  1057. /* update start_addr and line_offset. Return TRUE if modified */
  1058. static int update_basic_params(VGACommonState *s)
  1059. {
  1060. int full_update;
  1061. uint32_t start_addr, line_offset, line_compare;
  1062. full_update = 0;
  1063. s->get_offsets(s, &line_offset, &start_addr, &line_compare);
  1064. if (line_offset != s->line_offset ||
  1065. start_addr != s->start_addr ||
  1066. line_compare != s->line_compare) {
  1067. s->line_offset = line_offset;
  1068. s->start_addr = start_addr;
  1069. s->line_compare = line_compare;
  1070. full_update = 1;
  1071. }
  1072. return full_update;
  1073. }
  1074. #define NB_DEPTHS 7
  1075. static inline int get_depth_index(DisplayState *s)
  1076. {
  1077. switch(ds_get_bits_per_pixel(s)) {
  1078. default:
  1079. case 8:
  1080. return 0;
  1081. case 15:
  1082. return 1;
  1083. case 16:
  1084. return 2;
  1085. case 32:
  1086. if (is_surface_bgr(s->surface))
  1087. return 4;
  1088. else
  1089. return 3;
  1090. }
  1091. }
  1092. static vga_draw_glyph8_func * const vga_draw_glyph8_table[NB_DEPTHS] = {
  1093. vga_draw_glyph8_8,
  1094. vga_draw_glyph8_16,
  1095. vga_draw_glyph8_16,
  1096. vga_draw_glyph8_32,
  1097. vga_draw_glyph8_32,
  1098. vga_draw_glyph8_16,
  1099. vga_draw_glyph8_16,
  1100. };
  1101. static vga_draw_glyph8_func * const vga_draw_glyph16_table[NB_DEPTHS] = {
  1102. vga_draw_glyph16_8,
  1103. vga_draw_glyph16_16,
  1104. vga_draw_glyph16_16,
  1105. vga_draw_glyph16_32,
  1106. vga_draw_glyph16_32,
  1107. vga_draw_glyph16_16,
  1108. vga_draw_glyph16_16,
  1109. };
  1110. static vga_draw_glyph9_func * const vga_draw_glyph9_table[NB_DEPTHS] = {
  1111. vga_draw_glyph9_8,
  1112. vga_draw_glyph9_16,
  1113. vga_draw_glyph9_16,
  1114. vga_draw_glyph9_32,
  1115. vga_draw_glyph9_32,
  1116. vga_draw_glyph9_16,
  1117. vga_draw_glyph9_16,
  1118. };
  1119. static const uint8_t cursor_glyph[32 * 4] = {
  1120. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1121. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1122. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1123. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1124. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1125. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1126. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1127. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1128. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1129. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1130. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1131. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1132. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1133. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1134. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1135. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1136. };
  1137. static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
  1138. int *pcwidth, int *pcheight)
  1139. {
  1140. int width, cwidth, height, cheight;
  1141. /* total width & height */
  1142. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1143. cwidth = 8;
  1144. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1145. cwidth = 9;
  1146. }
  1147. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1148. cwidth = 16; /* NOTE: no 18 pixel wide */
  1149. }
  1150. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1151. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1152. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1153. height = 100;
  1154. } else {
  1155. height = s->cr[VGA_CRTC_V_DISP_END] |
  1156. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1157. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1158. height = (height + 1) / cheight;
  1159. }
  1160. *pwidth = width;
  1161. *pheight = height;
  1162. *pcwidth = cwidth;
  1163. *pcheight = cheight;
  1164. }
  1165. typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
  1166. static rgb_to_pixel_dup_func * const rgb_to_pixel_dup_table[NB_DEPTHS] = {
  1167. rgb_to_pixel8_dup,
  1168. rgb_to_pixel15_dup,
  1169. rgb_to_pixel16_dup,
  1170. rgb_to_pixel32_dup,
  1171. rgb_to_pixel32bgr_dup,
  1172. rgb_to_pixel15bgr_dup,
  1173. rgb_to_pixel16bgr_dup,
  1174. };
  1175. /*
  1176. * Text mode update
  1177. * Missing:
  1178. * - double scan
  1179. * - double width
  1180. * - underline
  1181. * - flashing
  1182. */
  1183. static void vga_draw_text(VGACommonState *s, int full_update)
  1184. {
  1185. int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
  1186. int cx_min, cx_max, linesize, x_incr, line, line1;
  1187. uint32_t offset, fgcol, bgcol, v, cursor_offset;
  1188. uint8_t *d1, *d, *src, *dest, *cursor_ptr;
  1189. const uint8_t *font_ptr, *font_base[2];
  1190. int dup9, line_offset, depth_index;
  1191. uint32_t *palette;
  1192. uint32_t *ch_attr_ptr;
  1193. vga_draw_glyph8_func *vga_draw_glyph8;
  1194. vga_draw_glyph9_func *vga_draw_glyph9;
  1195. int64_t now = qemu_get_clock_ms(vm_clock);
  1196. /* compute font data address (in plane 2) */
  1197. v = s->sr[VGA_SEQ_CHARACTER_MAP];
  1198. offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
  1199. if (offset != s->font_offsets[0]) {
  1200. s->font_offsets[0] = offset;
  1201. full_update = 1;
  1202. }
  1203. font_base[0] = s->vram_ptr + offset;
  1204. offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
  1205. font_base[1] = s->vram_ptr + offset;
  1206. if (offset != s->font_offsets[1]) {
  1207. s->font_offsets[1] = offset;
  1208. full_update = 1;
  1209. }
  1210. if (s->plane_updated & (1 << 2) || s->chain4_alias) {
  1211. /* if the plane 2 was modified since the last display, it
  1212. indicates the font may have been modified */
  1213. s->plane_updated = 0;
  1214. full_update = 1;
  1215. }
  1216. full_update |= update_basic_params(s);
  1217. line_offset = s->line_offset;
  1218. vga_get_text_resolution(s, &width, &height, &cw, &cheight);
  1219. if ((height * width) <= 1) {
  1220. /* better than nothing: exit if transient size is too small */
  1221. return;
  1222. }
  1223. if ((height * width) > CH_ATTR_SIZE) {
  1224. /* better than nothing: exit if transient size is too big */
  1225. return;
  1226. }
  1227. if (width != s->last_width || height != s->last_height ||
  1228. cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
  1229. s->last_scr_width = width * cw;
  1230. s->last_scr_height = height * cheight;
  1231. qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
  1232. dpy_text_resize(s->ds, width, height);
  1233. s->last_depth = 0;
  1234. s->last_width = width;
  1235. s->last_height = height;
  1236. s->last_ch = cheight;
  1237. s->last_cw = cw;
  1238. full_update = 1;
  1239. }
  1240. s->rgb_to_pixel =
  1241. rgb_to_pixel_dup_table[get_depth_index(s->ds)];
  1242. full_update |= update_palette16(s);
  1243. palette = s->last_palette;
  1244. x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
  1245. if (full_update) {
  1246. s->full_update_text = 1;
  1247. }
  1248. if (s->full_update_gfx) {
  1249. s->full_update_gfx = 0;
  1250. full_update |= 1;
  1251. }
  1252. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1253. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1254. if (cursor_offset != s->cursor_offset ||
  1255. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1256. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
  1257. /* if the cursor position changed, we update the old and new
  1258. chars */
  1259. if (s->cursor_offset < CH_ATTR_SIZE)
  1260. s->last_ch_attr[s->cursor_offset] = -1;
  1261. if (cursor_offset < CH_ATTR_SIZE)
  1262. s->last_ch_attr[cursor_offset] = -1;
  1263. s->cursor_offset = cursor_offset;
  1264. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1265. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1266. }
  1267. cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
  1268. if (now >= s->cursor_blink_time) {
  1269. s->cursor_blink_time = now + VGA_TEXT_CURSOR_PERIOD_MS / 2;
  1270. s->cursor_visible_phase = !s->cursor_visible_phase;
  1271. }
  1272. depth_index = get_depth_index(s->ds);
  1273. if (cw == 16)
  1274. vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
  1275. else
  1276. vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
  1277. vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
  1278. dest = ds_get_data(s->ds);
  1279. linesize = ds_get_linesize(s->ds);
  1280. ch_attr_ptr = s->last_ch_attr;
  1281. line = 0;
  1282. offset = s->start_addr * 4;
  1283. for(cy = 0; cy < height; cy++) {
  1284. d1 = dest;
  1285. src = s->vram_ptr + offset;
  1286. cx_min = width;
  1287. cx_max = -1;
  1288. for(cx = 0; cx < width; cx++) {
  1289. ch_attr = *(uint16_t *)src;
  1290. if (full_update || ch_attr != *ch_attr_ptr || src == cursor_ptr) {
  1291. if (cx < cx_min)
  1292. cx_min = cx;
  1293. if (cx > cx_max)
  1294. cx_max = cx;
  1295. *ch_attr_ptr = ch_attr;
  1296. #ifdef HOST_WORDS_BIGENDIAN
  1297. ch = ch_attr >> 8;
  1298. cattr = ch_attr & 0xff;
  1299. #else
  1300. ch = ch_attr & 0xff;
  1301. cattr = ch_attr >> 8;
  1302. #endif
  1303. font_ptr = font_base[(cattr >> 3) & 1];
  1304. font_ptr += 32 * 4 * ch;
  1305. bgcol = palette[cattr >> 4];
  1306. fgcol = palette[cattr & 0x0f];
  1307. if (cw != 9) {
  1308. vga_draw_glyph8(d1, linesize,
  1309. font_ptr, cheight, fgcol, bgcol);
  1310. } else {
  1311. dup9 = 0;
  1312. if (ch >= 0xb0 && ch <= 0xdf &&
  1313. (s->ar[VGA_ATC_MODE] & 0x04)) {
  1314. dup9 = 1;
  1315. }
  1316. vga_draw_glyph9(d1, linesize,
  1317. font_ptr, cheight, fgcol, bgcol, dup9);
  1318. }
  1319. if (src == cursor_ptr &&
  1320. !(s->cr[VGA_CRTC_CURSOR_START] & 0x20) &&
  1321. s->cursor_visible_phase) {
  1322. int line_start, line_last, h;
  1323. /* draw the cursor */
  1324. line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
  1325. line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
  1326. /* XXX: check that */
  1327. if (line_last > cheight - 1)
  1328. line_last = cheight - 1;
  1329. if (line_last >= line_start && line_start < cheight) {
  1330. h = line_last - line_start + 1;
  1331. d = d1 + linesize * line_start;
  1332. if (cw != 9) {
  1333. vga_draw_glyph8(d, linesize,
  1334. cursor_glyph, h, fgcol, bgcol);
  1335. } else {
  1336. vga_draw_glyph9(d, linesize,
  1337. cursor_glyph, h, fgcol, bgcol, 1);
  1338. }
  1339. }
  1340. }
  1341. }
  1342. d1 += x_incr;
  1343. src += 4;
  1344. ch_attr_ptr++;
  1345. }
  1346. if (cx_max != -1) {
  1347. dpy_gfx_update(s->ds, cx_min * cw, cy * cheight,
  1348. (cx_max - cx_min + 1) * cw, cheight);
  1349. }
  1350. dest += linesize * cheight;
  1351. line1 = line + cheight;
  1352. offset += line_offset;
  1353. if (line < s->line_compare && line1 >= s->line_compare) {
  1354. offset = 0;
  1355. }
  1356. line = line1;
  1357. }
  1358. }
  1359. enum {
  1360. VGA_DRAW_LINE2,
  1361. VGA_DRAW_LINE2D2,
  1362. VGA_DRAW_LINE4,
  1363. VGA_DRAW_LINE4D2,
  1364. VGA_DRAW_LINE8D2,
  1365. VGA_DRAW_LINE8,
  1366. VGA_DRAW_LINE15,
  1367. VGA_DRAW_LINE16,
  1368. VGA_DRAW_LINE24,
  1369. VGA_DRAW_LINE32,
  1370. VGA_DRAW_LINE_NB,
  1371. };
  1372. static vga_draw_line_func * const vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
  1373. vga_draw_line2_8,
  1374. vga_draw_line2_16,
  1375. vga_draw_line2_16,
  1376. vga_draw_line2_32,
  1377. vga_draw_line2_32,
  1378. vga_draw_line2_16,
  1379. vga_draw_line2_16,
  1380. vga_draw_line2d2_8,
  1381. vga_draw_line2d2_16,
  1382. vga_draw_line2d2_16,
  1383. vga_draw_line2d2_32,
  1384. vga_draw_line2d2_32,
  1385. vga_draw_line2d2_16,
  1386. vga_draw_line2d2_16,
  1387. vga_draw_line4_8,
  1388. vga_draw_line4_16,
  1389. vga_draw_line4_16,
  1390. vga_draw_line4_32,
  1391. vga_draw_line4_32,
  1392. vga_draw_line4_16,
  1393. vga_draw_line4_16,
  1394. vga_draw_line4d2_8,
  1395. vga_draw_line4d2_16,
  1396. vga_draw_line4d2_16,
  1397. vga_draw_line4d2_32,
  1398. vga_draw_line4d2_32,
  1399. vga_draw_line4d2_16,
  1400. vga_draw_line4d2_16,
  1401. vga_draw_line8d2_8,
  1402. vga_draw_line8d2_16,
  1403. vga_draw_line8d2_16,
  1404. vga_draw_line8d2_32,
  1405. vga_draw_line8d2_32,
  1406. vga_draw_line8d2_16,
  1407. vga_draw_line8d2_16,
  1408. vga_draw_line8_8,
  1409. vga_draw_line8_16,
  1410. vga_draw_line8_16,
  1411. vga_draw_line8_32,
  1412. vga_draw_line8_32,
  1413. vga_draw_line8_16,
  1414. vga_draw_line8_16,
  1415. vga_draw_line15_8,
  1416. vga_draw_line15_15,
  1417. vga_draw_line15_16,
  1418. vga_draw_line15_32,
  1419. vga_draw_line15_32bgr,
  1420. vga_draw_line15_15bgr,
  1421. vga_draw_line15_16bgr,
  1422. vga_draw_line16_8,
  1423. vga_draw_line16_15,
  1424. vga_draw_line16_16,
  1425. vga_draw_line16_32,
  1426. vga_draw_line16_32bgr,
  1427. vga_draw_line16_15bgr,
  1428. vga_draw_line16_16bgr,
  1429. vga_draw_line24_8,
  1430. vga_draw_line24_15,
  1431. vga_draw_line24_16,
  1432. vga_draw_line24_32,
  1433. vga_draw_line24_32bgr,
  1434. vga_draw_line24_15bgr,
  1435. vga_draw_line24_16bgr,
  1436. vga_draw_line32_8,
  1437. vga_draw_line32_15,
  1438. vga_draw_line32_16,
  1439. vga_draw_line32_32,
  1440. vga_draw_line32_32bgr,
  1441. vga_draw_line32_15bgr,
  1442. vga_draw_line32_16bgr,
  1443. };
  1444. static int vga_get_bpp(VGACommonState *s)
  1445. {
  1446. int ret;
  1447. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1448. ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
  1449. } else {
  1450. ret = 0;
  1451. }
  1452. return ret;
  1453. }
  1454. static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
  1455. {
  1456. int width, height;
  1457. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1458. width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
  1459. height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
  1460. } else {
  1461. width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
  1462. height = s->cr[VGA_CRTC_V_DISP_END] |
  1463. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1464. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1465. height = (height + 1);
  1466. }
  1467. *pwidth = width;
  1468. *pheight = height;
  1469. }
  1470. void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
  1471. {
  1472. int y;
  1473. if (y1 >= VGA_MAX_HEIGHT)
  1474. return;
  1475. if (y2 >= VGA_MAX_HEIGHT)
  1476. y2 = VGA_MAX_HEIGHT;
  1477. for(y = y1; y < y2; y++) {
  1478. s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
  1479. }
  1480. }
  1481. void vga_sync_dirty_bitmap(VGACommonState *s)
  1482. {
  1483. memory_region_sync_dirty_bitmap(&s->vram);
  1484. }
  1485. void vga_dirty_log_start(VGACommonState *s)
  1486. {
  1487. memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
  1488. }
  1489. void vga_dirty_log_stop(VGACommonState *s)
  1490. {
  1491. memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
  1492. }
  1493. /*
  1494. * graphic modes
  1495. */
  1496. static void vga_draw_graphic(VGACommonState *s, int full_update)
  1497. {
  1498. int y1, y, update, linesize, y_start, double_scan, mask, depth;
  1499. int width, height, shift_control, line_offset, bwidth, bits;
  1500. ram_addr_t page0, page1, page_min, page_max;
  1501. int disp_width, multi_scan, multi_run;
  1502. uint8_t *d;
  1503. uint32_t v, addr1, addr;
  1504. vga_draw_line_func *vga_draw_line;
  1505. full_update |= update_basic_params(s);
  1506. if (!full_update)
  1507. vga_sync_dirty_bitmap(s);
  1508. s->get_resolution(s, &width, &height);
  1509. disp_width = width;
  1510. shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
  1511. double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
  1512. if (shift_control != 1) {
  1513. multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
  1514. - 1;
  1515. } else {
  1516. /* in CGA modes, multi_scan is ignored */
  1517. /* XXX: is it correct ? */
  1518. multi_scan = double_scan;
  1519. }
  1520. multi_run = multi_scan;
  1521. if (shift_control != s->shift_control ||
  1522. double_scan != s->double_scan) {
  1523. full_update = 1;
  1524. s->shift_control = shift_control;
  1525. s->double_scan = double_scan;
  1526. }
  1527. if (shift_control == 0) {
  1528. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1529. disp_width <<= 1;
  1530. }
  1531. } else if (shift_control == 1) {
  1532. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1533. disp_width <<= 1;
  1534. }
  1535. }
  1536. depth = s->get_bpp(s);
  1537. if (s->line_offset != s->last_line_offset ||
  1538. disp_width != s->last_width ||
  1539. height != s->last_height ||
  1540. s->last_depth != depth) {
  1541. #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
  1542. if (depth == 16 || depth == 32) {
  1543. #else
  1544. if (depth == 32) {
  1545. #endif
  1546. qemu_free_displaysurface(s->ds);
  1547. s->ds->surface = qemu_create_displaysurface_from(disp_width, height, depth,
  1548. s->line_offset,
  1549. s->vram_ptr + (s->start_addr * 4));
  1550. #if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
  1551. s->ds->surface->pf = qemu_different_endianness_pixelformat(depth);
  1552. #endif
  1553. dpy_gfx_resize(s->ds);
  1554. } else {
  1555. qemu_console_resize(s->ds, disp_width, height);
  1556. }
  1557. s->last_scr_width = disp_width;
  1558. s->last_scr_height = height;
  1559. s->last_width = disp_width;
  1560. s->last_height = height;
  1561. s->last_line_offset = s->line_offset;
  1562. s->last_depth = depth;
  1563. full_update = 1;
  1564. } else if (is_buffer_shared(s->ds->surface) &&
  1565. (full_update || ds_get_data(s->ds) != s->vram_ptr
  1566. + (s->start_addr * 4))) {
  1567. qemu_free_displaysurface(s->ds);
  1568. s->ds->surface = qemu_create_displaysurface_from(disp_width,
  1569. height, depth,
  1570. s->line_offset,
  1571. s->vram_ptr + (s->start_addr * 4));
  1572. dpy_gfx_setdata(s->ds);
  1573. }
  1574. s->rgb_to_pixel =
  1575. rgb_to_pixel_dup_table[get_depth_index(s->ds)];
  1576. if (shift_control == 0) {
  1577. full_update |= update_palette16(s);
  1578. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1579. v = VGA_DRAW_LINE4D2;
  1580. } else {
  1581. v = VGA_DRAW_LINE4;
  1582. }
  1583. bits = 4;
  1584. } else if (shift_control == 1) {
  1585. full_update |= update_palette16(s);
  1586. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1587. v = VGA_DRAW_LINE2D2;
  1588. } else {
  1589. v = VGA_DRAW_LINE2;
  1590. }
  1591. bits = 4;
  1592. } else {
  1593. switch(s->get_bpp(s)) {
  1594. default:
  1595. case 0:
  1596. full_update |= update_palette256(s);
  1597. v = VGA_DRAW_LINE8D2;
  1598. bits = 4;
  1599. break;
  1600. case 8:
  1601. full_update |= update_palette256(s);
  1602. v = VGA_DRAW_LINE8;
  1603. bits = 8;
  1604. break;
  1605. case 15:
  1606. v = VGA_DRAW_LINE15;
  1607. bits = 16;
  1608. break;
  1609. case 16:
  1610. v = VGA_DRAW_LINE16;
  1611. bits = 16;
  1612. break;
  1613. case 24:
  1614. v = VGA_DRAW_LINE24;
  1615. bits = 24;
  1616. break;
  1617. case 32:
  1618. v = VGA_DRAW_LINE32;
  1619. bits = 32;
  1620. break;
  1621. }
  1622. }
  1623. vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
  1624. if (!is_buffer_shared(s->ds->surface) && s->cursor_invalidate)
  1625. s->cursor_invalidate(s);
  1626. line_offset = s->line_offset;
  1627. #if 0
  1628. printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
  1629. width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
  1630. s->line_compare, s->sr[VGA_SEQ_CLOCK_MODE]);
  1631. #endif
  1632. addr1 = (s->start_addr * 4);
  1633. bwidth = (width * bits + 7) / 8;
  1634. y_start = -1;
  1635. page_min = -1;
  1636. page_max = 0;
  1637. d = ds_get_data(s->ds);
  1638. linesize = ds_get_linesize(s->ds);
  1639. y1 = 0;
  1640. for(y = 0; y < height; y++) {
  1641. addr = addr1;
  1642. if (!(s->cr[VGA_CRTC_MODE] & 1)) {
  1643. int shift;
  1644. /* CGA compatibility handling */
  1645. shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
  1646. addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
  1647. }
  1648. if (!(s->cr[VGA_CRTC_MODE] & 2)) {
  1649. addr = (addr & ~0x8000) | ((y1 & 2) << 14);
  1650. }
  1651. update = full_update;
  1652. page0 = addr;
  1653. page1 = addr + bwidth - 1;
  1654. update |= memory_region_get_dirty(&s->vram, page0, page1 - page0,
  1655. DIRTY_MEMORY_VGA);
  1656. /* explicit invalidation for the hardware cursor */
  1657. update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
  1658. if (update) {
  1659. if (y_start < 0)
  1660. y_start = y;
  1661. if (page0 < page_min)
  1662. page_min = page0;
  1663. if (page1 > page_max)
  1664. page_max = page1;
  1665. if (!(is_buffer_shared(s->ds->surface))) {
  1666. vga_draw_line(s, d, s->vram_ptr + addr, width);
  1667. if (s->cursor_draw_line)
  1668. s->cursor_draw_line(s, d, y);
  1669. }
  1670. } else {
  1671. if (y_start >= 0) {
  1672. /* flush to display */
  1673. dpy_gfx_update(s->ds, 0, y_start,
  1674. disp_width, y - y_start);
  1675. y_start = -1;
  1676. }
  1677. }
  1678. if (!multi_run) {
  1679. mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
  1680. if ((y1 & mask) == mask)
  1681. addr1 += line_offset;
  1682. y1++;
  1683. multi_run = multi_scan;
  1684. } else {
  1685. multi_run--;
  1686. }
  1687. /* line compare acts on the displayed lines */
  1688. if (y == s->line_compare)
  1689. addr1 = 0;
  1690. d += linesize;
  1691. }
  1692. if (y_start >= 0) {
  1693. /* flush to display */
  1694. dpy_gfx_update(s->ds, 0, y_start,
  1695. disp_width, y - y_start);
  1696. }
  1697. /* reset modified pages */
  1698. if (page_max >= page_min) {
  1699. memory_region_reset_dirty(&s->vram,
  1700. page_min,
  1701. page_max - page_min,
  1702. DIRTY_MEMORY_VGA);
  1703. }
  1704. memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
  1705. }
  1706. static void vga_draw_blank(VGACommonState *s, int full_update)
  1707. {
  1708. int i, w, val;
  1709. uint8_t *d;
  1710. if (!full_update)
  1711. return;
  1712. if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
  1713. return;
  1714. s->rgb_to_pixel =
  1715. rgb_to_pixel_dup_table[get_depth_index(s->ds)];
  1716. if (ds_get_bits_per_pixel(s->ds) == 8)
  1717. val = s->rgb_to_pixel(0, 0, 0);
  1718. else
  1719. val = 0;
  1720. w = s->last_scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
  1721. d = ds_get_data(s->ds);
  1722. for(i = 0; i < s->last_scr_height; i++) {
  1723. memset(d, val, w);
  1724. d += ds_get_linesize(s->ds);
  1725. }
  1726. dpy_gfx_update(s->ds, 0, 0,
  1727. s->last_scr_width, s->last_scr_height);
  1728. }
  1729. #define GMODE_TEXT 0
  1730. #define GMODE_GRAPH 1
  1731. #define GMODE_BLANK 2
  1732. static void vga_update_display(void *opaque)
  1733. {
  1734. VGACommonState *s = opaque;
  1735. int full_update, graphic_mode;
  1736. qemu_flush_coalesced_mmio_buffer();
  1737. if (ds_get_bits_per_pixel(s->ds) == 0) {
  1738. /* nothing to do */
  1739. } else {
  1740. full_update = 0;
  1741. if (!(s->ar_index & 0x20)) {
  1742. graphic_mode = GMODE_BLANK;
  1743. } else {
  1744. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1745. }
  1746. if (graphic_mode != s->graphic_mode) {
  1747. s->graphic_mode = graphic_mode;
  1748. s->cursor_blink_time = qemu_get_clock_ms(vm_clock);
  1749. full_update = 1;
  1750. }
  1751. switch(graphic_mode) {
  1752. case GMODE_TEXT:
  1753. vga_draw_text(s, full_update);
  1754. break;
  1755. case GMODE_GRAPH:
  1756. vga_draw_graphic(s, full_update);
  1757. break;
  1758. case GMODE_BLANK:
  1759. default:
  1760. vga_draw_blank(s, full_update);
  1761. break;
  1762. }
  1763. }
  1764. }
  1765. /* force a full display refresh */
  1766. static void vga_invalidate_display(void *opaque)
  1767. {
  1768. VGACommonState *s = opaque;
  1769. s->last_width = -1;
  1770. s->last_height = -1;
  1771. }
  1772. void vga_common_reset(VGACommonState *s)
  1773. {
  1774. s->sr_index = 0;
  1775. memset(s->sr, '\0', sizeof(s->sr));
  1776. s->gr_index = 0;
  1777. memset(s->gr, '\0', sizeof(s->gr));
  1778. s->ar_index = 0;
  1779. memset(s->ar, '\0', sizeof(s->ar));
  1780. s->ar_flip_flop = 0;
  1781. s->cr_index = 0;
  1782. memset(s->cr, '\0', sizeof(s->cr));
  1783. s->msr = 0;
  1784. s->fcr = 0;
  1785. s->st00 = 0;
  1786. s->st01 = 0;
  1787. s->dac_state = 0;
  1788. s->dac_sub_index = 0;
  1789. s->dac_read_index = 0;
  1790. s->dac_write_index = 0;
  1791. memset(s->dac_cache, '\0', sizeof(s->dac_cache));
  1792. s->dac_8bit = 0;
  1793. memset(s->palette, '\0', sizeof(s->palette));
  1794. s->bank_offset = 0;
  1795. s->vbe_index = 0;
  1796. memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
  1797. s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
  1798. s->vbe_start_addr = 0;
  1799. s->vbe_line_offset = 0;
  1800. s->vbe_bank_mask = (s->vram_size >> 16) - 1;
  1801. memset(s->font_offsets, '\0', sizeof(s->font_offsets));
  1802. s->graphic_mode = -1; /* force full update */
  1803. s->shift_control = 0;
  1804. s->double_scan = 0;
  1805. s->line_offset = 0;
  1806. s->line_compare = 0;
  1807. s->start_addr = 0;
  1808. s->plane_updated = 0;
  1809. s->last_cw = 0;
  1810. s->last_ch = 0;
  1811. s->last_width = 0;
  1812. s->last_height = 0;
  1813. s->last_scr_width = 0;
  1814. s->last_scr_height = 0;
  1815. s->cursor_start = 0;
  1816. s->cursor_end = 0;
  1817. s->cursor_offset = 0;
  1818. memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
  1819. memset(s->last_palette, '\0', sizeof(s->last_palette));
  1820. memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
  1821. switch (vga_retrace_method) {
  1822. case VGA_RETRACE_DUMB:
  1823. break;
  1824. case VGA_RETRACE_PRECISE:
  1825. memset(&s->retrace_info, 0, sizeof (s->retrace_info));
  1826. break;
  1827. }
  1828. vga_update_memory_access(s);
  1829. }
  1830. static void vga_reset(void *opaque)
  1831. {
  1832. VGACommonState *s = opaque;
  1833. vga_common_reset(s);
  1834. }
  1835. #define TEXTMODE_X(x) ((x) % width)
  1836. #define TEXTMODE_Y(x) ((x) / width)
  1837. #define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
  1838. ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
  1839. /* relay text rendering to the display driver
  1840. * instead of doing a full vga_update_display() */
  1841. static void vga_update_text(void *opaque, console_ch_t *chardata)
  1842. {
  1843. VGACommonState *s = opaque;
  1844. int graphic_mode, i, cursor_offset, cursor_visible;
  1845. int cw, cheight, width, height, size, c_min, c_max;
  1846. uint32_t *src;
  1847. console_ch_t *dst, val;
  1848. char msg_buffer[80];
  1849. int full_update = 0;
  1850. qemu_flush_coalesced_mmio_buffer();
  1851. if (!(s->ar_index & 0x20)) {
  1852. graphic_mode = GMODE_BLANK;
  1853. } else {
  1854. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1855. }
  1856. if (graphic_mode != s->graphic_mode) {
  1857. s->graphic_mode = graphic_mode;
  1858. full_update = 1;
  1859. }
  1860. if (s->last_width == -1) {
  1861. s->last_width = 0;
  1862. full_update = 1;
  1863. }
  1864. switch (graphic_mode) {
  1865. case GMODE_TEXT:
  1866. /* TODO: update palette */
  1867. full_update |= update_basic_params(s);
  1868. /* total width & height */
  1869. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1870. cw = 8;
  1871. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1872. cw = 9;
  1873. }
  1874. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1875. cw = 16; /* NOTE: no 18 pixel wide */
  1876. }
  1877. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1878. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1879. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1880. height = 100;
  1881. } else {
  1882. height = s->cr[VGA_CRTC_V_DISP_END] |
  1883. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1884. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1885. height = (height + 1) / cheight;
  1886. }
  1887. size = (height * width);
  1888. if (size > CH_ATTR_SIZE) {
  1889. if (!full_update)
  1890. return;
  1891. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
  1892. width, height);
  1893. break;
  1894. }
  1895. if (width != s->last_width || height != s->last_height ||
  1896. cw != s->last_cw || cheight != s->last_ch) {
  1897. s->last_scr_width = width * cw;
  1898. s->last_scr_height = height * cheight;
  1899. qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
  1900. dpy_text_resize(s->ds, width, height);
  1901. s->last_depth = 0;
  1902. s->last_width = width;
  1903. s->last_height = height;
  1904. s->last_ch = cheight;
  1905. s->last_cw = cw;
  1906. full_update = 1;
  1907. }
  1908. if (full_update) {
  1909. s->full_update_gfx = 1;
  1910. }
  1911. if (s->full_update_text) {
  1912. s->full_update_text = 0;
  1913. full_update |= 1;
  1914. }
  1915. /* Update "hardware" cursor */
  1916. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1917. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1918. if (cursor_offset != s->cursor_offset ||
  1919. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1920. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
  1921. cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
  1922. if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
  1923. dpy_text_cursor(s->ds,
  1924. TEXTMODE_X(cursor_offset),
  1925. TEXTMODE_Y(cursor_offset));
  1926. else
  1927. dpy_text_cursor(s->ds, -1, -1);
  1928. s->cursor_offset = cursor_offset;
  1929. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1930. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1931. }
  1932. src = (uint32_t *) s->vram_ptr + s->start_addr;
  1933. dst = chardata;
  1934. if (full_update) {
  1935. for (i = 0; i < size; src ++, dst ++, i ++)
  1936. console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
  1937. dpy_text_update(s->ds, 0, 0, width, height);
  1938. } else {
  1939. c_max = 0;
  1940. for (i = 0; i < size; src ++, dst ++, i ++) {
  1941. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1942. if (*dst != val) {
  1943. *dst = val;
  1944. c_max = i;
  1945. break;
  1946. }
  1947. }
  1948. c_min = i;
  1949. for (; i < size; src ++, dst ++, i ++) {
  1950. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1951. if (*dst != val) {
  1952. *dst = val;
  1953. c_max = i;
  1954. }
  1955. }
  1956. if (c_min <= c_max) {
  1957. i = TEXTMODE_Y(c_min);
  1958. dpy_text_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
  1959. }
  1960. }
  1961. return;
  1962. case GMODE_GRAPH:
  1963. if (!full_update)
  1964. return;
  1965. s->get_resolution(s, &width, &height);
  1966. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
  1967. width, height);
  1968. break;
  1969. case GMODE_BLANK:
  1970. default:
  1971. if (!full_update)
  1972. return;
  1973. snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
  1974. break;
  1975. }
  1976. /* Display a message */
  1977. s->last_width = 60;
  1978. s->last_height = height = 3;
  1979. dpy_text_cursor(s->ds, -1, -1);
  1980. dpy_text_resize(s->ds, s->last_width, height);
  1981. for (dst = chardata, i = 0; i < s->last_width * height; i ++)
  1982. console_write_ch(dst ++, ' ');
  1983. size = strlen(msg_buffer);
  1984. width = (s->last_width - size) / 2;
  1985. dst = chardata + s->last_width + width;
  1986. for (i = 0; i < size; i ++)
  1987. console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
  1988. dpy_text_update(s->ds, 0, 0, s->last_width, height);
  1989. }
  1990. static uint64_t vga_mem_read(void *opaque, hwaddr addr,
  1991. unsigned size)
  1992. {
  1993. VGACommonState *s = opaque;
  1994. return vga_mem_readb(s, addr);
  1995. }
  1996. static void vga_mem_write(void *opaque, hwaddr addr,
  1997. uint64_t data, unsigned size)
  1998. {
  1999. VGACommonState *s = opaque;
  2000. return vga_mem_writeb(s, addr, data);
  2001. }
  2002. const MemoryRegionOps vga_mem_ops = {
  2003. .read = vga_mem_read,
  2004. .write = vga_mem_write,
  2005. .endianness = DEVICE_LITTLE_ENDIAN,
  2006. .impl = {
  2007. .min_access_size = 1,
  2008. .max_access_size = 1,
  2009. },
  2010. };
  2011. static int vga_common_post_load(void *opaque, int version_id)
  2012. {
  2013. VGACommonState *s = opaque;
  2014. /* force refresh */
  2015. s->graphic_mode = -1;
  2016. return 0;
  2017. }
  2018. const VMStateDescription vmstate_vga_common = {
  2019. .name = "vga",
  2020. .version_id = 2,
  2021. .minimum_version_id = 2,
  2022. .minimum_version_id_old = 2,
  2023. .post_load = vga_common_post_load,
  2024. .fields = (VMStateField []) {
  2025. VMSTATE_UINT32(latch, VGACommonState),
  2026. VMSTATE_UINT8(sr_index, VGACommonState),
  2027. VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
  2028. VMSTATE_UINT8(gr_index, VGACommonState),
  2029. VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
  2030. VMSTATE_UINT8(ar_index, VGACommonState),
  2031. VMSTATE_BUFFER(ar, VGACommonState),
  2032. VMSTATE_INT32(ar_flip_flop, VGACommonState),
  2033. VMSTATE_UINT8(cr_index, VGACommonState),
  2034. VMSTATE_BUFFER(cr, VGACommonState),
  2035. VMSTATE_UINT8(msr, VGACommonState),
  2036. VMSTATE_UINT8(fcr, VGACommonState),
  2037. VMSTATE_UINT8(st00, VGACommonState),
  2038. VMSTATE_UINT8(st01, VGACommonState),
  2039. VMSTATE_UINT8(dac_state, VGACommonState),
  2040. VMSTATE_UINT8(dac_sub_index, VGACommonState),
  2041. VMSTATE_UINT8(dac_read_index, VGACommonState),
  2042. VMSTATE_UINT8(dac_write_index, VGACommonState),
  2043. VMSTATE_BUFFER(dac_cache, VGACommonState),
  2044. VMSTATE_BUFFER(palette, VGACommonState),
  2045. VMSTATE_INT32(bank_offset, VGACommonState),
  2046. VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState),
  2047. VMSTATE_UINT16(vbe_index, VGACommonState),
  2048. VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
  2049. VMSTATE_UINT32(vbe_start_addr, VGACommonState),
  2050. VMSTATE_UINT32(vbe_line_offset, VGACommonState),
  2051. VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
  2052. VMSTATE_END_OF_LIST()
  2053. }
  2054. };
  2055. void vga_common_init(VGACommonState *s)
  2056. {
  2057. int i, j, v, b;
  2058. for(i = 0;i < 256; i++) {
  2059. v = 0;
  2060. for(j = 0; j < 8; j++) {
  2061. v |= ((i >> j) & 1) << (j * 4);
  2062. }
  2063. expand4[i] = v;
  2064. v = 0;
  2065. for(j = 0; j < 4; j++) {
  2066. v |= ((i >> (2 * j)) & 3) << (j * 4);
  2067. }
  2068. expand2[i] = v;
  2069. }
  2070. for(i = 0; i < 16; i++) {
  2071. v = 0;
  2072. for(j = 0; j < 4; j++) {
  2073. b = ((i >> j) & 1);
  2074. v |= b << (2 * j);
  2075. v |= b << (2 * j + 1);
  2076. }
  2077. expand4to8[i] = v;
  2078. }
  2079. /* valid range: 1 MB -> 256 MB */
  2080. s->vram_size = 1024 * 1024;
  2081. while (s->vram_size < (s->vram_size_mb << 20) &&
  2082. s->vram_size < (256 << 20)) {
  2083. s->vram_size <<= 1;
  2084. }
  2085. s->vram_size_mb = s->vram_size >> 20;
  2086. s->is_vbe_vmstate = 1;
  2087. memory_region_init_ram(&s->vram, "vga.vram", s->vram_size);
  2088. vmstate_register_ram_global(&s->vram);
  2089. xen_register_framebuffer(&s->vram);
  2090. s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
  2091. s->get_bpp = vga_get_bpp;
  2092. s->get_offsets = vga_get_offsets;
  2093. s->get_resolution = vga_get_resolution;
  2094. s->update = vga_update_display;
  2095. s->invalidate = vga_invalidate_display;
  2096. s->screen_dump = vga_screen_dump;
  2097. s->text_update = vga_update_text;
  2098. switch (vga_retrace_method) {
  2099. case VGA_RETRACE_DUMB:
  2100. s->retrace = vga_dumb_retrace;
  2101. s->update_retrace_info = vga_dumb_update_retrace_info;
  2102. break;
  2103. case VGA_RETRACE_PRECISE:
  2104. s->retrace = vga_precise_retrace;
  2105. s->update_retrace_info = vga_precise_update_retrace_info;
  2106. break;
  2107. }
  2108. vga_dirty_log_start(s);
  2109. }
  2110. static const MemoryRegionPortio vga_portio_list[] = {
  2111. { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
  2112. { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
  2113. { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
  2114. { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
  2115. { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
  2116. PORTIO_END_OF_LIST(),
  2117. };
  2118. static const MemoryRegionPortio vbe_portio_list[] = {
  2119. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2120. # ifdef TARGET_I386
  2121. { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2122. # endif
  2123. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2124. PORTIO_END_OF_LIST(),
  2125. };
  2126. /* Used by both ISA and PCI */
  2127. MemoryRegion *vga_init_io(VGACommonState *s,
  2128. const MemoryRegionPortio **vga_ports,
  2129. const MemoryRegionPortio **vbe_ports)
  2130. {
  2131. MemoryRegion *vga_mem;
  2132. *vga_ports = vga_portio_list;
  2133. *vbe_ports = vbe_portio_list;
  2134. vga_mem = g_malloc(sizeof(*vga_mem));
  2135. memory_region_init_io(vga_mem, &vga_mem_ops, s,
  2136. "vga-lowmem", 0x20000);
  2137. memory_region_set_flush_coalesced(vga_mem);
  2138. return vga_mem;
  2139. }
  2140. void vga_init(VGACommonState *s, MemoryRegion *address_space,
  2141. MemoryRegion *address_space_io, bool init_vga_ports)
  2142. {
  2143. MemoryRegion *vga_io_memory;
  2144. const MemoryRegionPortio *vga_ports, *vbe_ports;
  2145. PortioList *vga_port_list = g_new(PortioList, 1);
  2146. PortioList *vbe_port_list = g_new(PortioList, 1);
  2147. qemu_register_reset(vga_reset, s);
  2148. s->bank_offset = 0;
  2149. s->legacy_address_space = address_space;
  2150. vga_io_memory = vga_init_io(s, &vga_ports, &vbe_ports);
  2151. memory_region_add_subregion_overlap(address_space,
  2152. isa_mem_base + 0x000a0000,
  2153. vga_io_memory,
  2154. 1);
  2155. memory_region_set_coalescing(vga_io_memory);
  2156. if (init_vga_ports) {
  2157. portio_list_init(vga_port_list, vga_ports, s, "vga");
  2158. portio_list_add(vga_port_list, address_space_io, 0x3b0);
  2159. }
  2160. if (vbe_ports) {
  2161. portio_list_init(vbe_port_list, vbe_ports, s, "vbe");
  2162. portio_list_add(vbe_port_list, address_space_io, 0x1ce);
  2163. }
  2164. }
  2165. void vga_init_vbe(VGACommonState *s, MemoryRegion *system_memory)
  2166. {
  2167. /* With pc-0.12 and below we map both the PCI BAR and the fixed VBE region,
  2168. * so use an alias to avoid double-mapping the same region.
  2169. */
  2170. memory_region_init_alias(&s->vram_vbe, "vram.vbe",
  2171. &s->vram, 0, memory_region_size(&s->vram));
  2172. /* XXX: use optimized standard vga accesses */
  2173. memory_region_add_subregion(system_memory,
  2174. VBE_DISPI_LFB_PHYSICAL_ADDRESS,
  2175. &s->vram_vbe);
  2176. s->vbe_mapped = 1;
  2177. }
  2178. /********************************************************/
  2179. /* vga screen dump */
  2180. void ppm_save(const char *filename, struct DisplaySurface *ds, Error **errp)
  2181. {
  2182. int width = pixman_image_get_width(ds->image);
  2183. int height = pixman_image_get_height(ds->image);
  2184. FILE *f;
  2185. int y;
  2186. int ret;
  2187. pixman_image_t *linebuf;
  2188. trace_ppm_save(filename, ds);
  2189. f = fopen(filename, "wb");
  2190. if (!f) {
  2191. error_setg(errp, "failed to open file '%s': %s", filename,
  2192. strerror(errno));
  2193. return;
  2194. }
  2195. ret = fprintf(f, "P6\n%d %d\n%d\n", width, height, 255);
  2196. if (ret < 0) {
  2197. linebuf = NULL;
  2198. goto write_err;
  2199. }
  2200. linebuf = qemu_pixman_linebuf_create(PIXMAN_BE_r8g8b8, width);
  2201. for (y = 0; y < height; y++) {
  2202. qemu_pixman_linebuf_fill(linebuf, ds->image, width, y);
  2203. clearerr(f);
  2204. ret = fwrite(pixman_image_get_data(linebuf), 1,
  2205. pixman_image_get_stride(linebuf), f);
  2206. (void)ret;
  2207. if (ferror(f)) {
  2208. goto write_err;
  2209. }
  2210. }
  2211. out:
  2212. qemu_pixman_image_unref(linebuf);
  2213. fclose(f);
  2214. return;
  2215. write_err:
  2216. error_setg(errp, "failed to write to file '%s': %s", filename,
  2217. strerror(errno));
  2218. unlink(filename);
  2219. goto out;
  2220. }
  2221. /* save the vga display in a PPM image even if no display is
  2222. available */
  2223. static void vga_screen_dump(void *opaque, const char *filename, bool cswitch,
  2224. Error **errp)
  2225. {
  2226. VGACommonState *s = opaque;
  2227. if (cswitch) {
  2228. vga_invalidate_display(s);
  2229. }
  2230. vga_hw_update();
  2231. ppm_save(filename, s->ds->surface, errp);
  2232. }