omap_gptimer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * TI OMAP2 general purpose timers emulation.
  3. *
  4. * Copyright (C) 2007-2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) any later version of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/hw.h"
  22. #include "qemu/timer.h"
  23. #include "hw/arm/omap.h"
  24. /* GP timers */
  25. struct omap_gp_timer_s {
  26. MemoryRegion iomem;
  27. qemu_irq irq;
  28. qemu_irq wkup;
  29. qemu_irq in;
  30. qemu_irq out;
  31. omap_clk clk;
  32. QEMUTimer *timer;
  33. QEMUTimer *match;
  34. struct omap_target_agent_s *ta;
  35. int in_val;
  36. int out_val;
  37. int64_t time;
  38. int64_t rate;
  39. int64_t ticks_per_sec;
  40. int16_t config;
  41. int status;
  42. int it_ena;
  43. int wu_ena;
  44. int enable;
  45. int inout;
  46. int capt2;
  47. int pt;
  48. enum {
  49. gpt_trigger_none, gpt_trigger_overflow, gpt_trigger_both
  50. } trigger;
  51. enum {
  52. gpt_capture_none, gpt_capture_rising,
  53. gpt_capture_falling, gpt_capture_both
  54. } capture;
  55. int scpwm;
  56. int ce;
  57. int pre;
  58. int ptv;
  59. int ar;
  60. int st;
  61. int posted;
  62. uint32_t val;
  63. uint32_t load_val;
  64. uint32_t capture_val[2];
  65. uint32_t match_val;
  66. int capt_num;
  67. uint16_t writeh; /* LSB */
  68. uint16_t readh; /* MSB */
  69. };
  70. #define GPT_TCAR_IT (1 << 2)
  71. #define GPT_OVF_IT (1 << 1)
  72. #define GPT_MAT_IT (1 << 0)
  73. static inline void omap_gp_timer_intr(struct omap_gp_timer_s *timer, int it)
  74. {
  75. if (timer->it_ena & it) {
  76. if (!timer->status)
  77. qemu_irq_raise(timer->irq);
  78. timer->status |= it;
  79. /* Or are the status bits set even when masked?
  80. * i.e. is masking applied before or after the status register? */
  81. }
  82. if (timer->wu_ena & it)
  83. qemu_irq_pulse(timer->wkup);
  84. }
  85. static inline void omap_gp_timer_out(struct omap_gp_timer_s *timer, int level)
  86. {
  87. if (!timer->inout && timer->out_val != level) {
  88. timer->out_val = level;
  89. qemu_set_irq(timer->out, level);
  90. }
  91. }
  92. static inline uint32_t omap_gp_timer_read(struct omap_gp_timer_s *timer)
  93. {
  94. uint64_t distance;
  95. if (timer->st && timer->rate) {
  96. distance = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->time;
  97. distance = muldiv64(distance, timer->rate, timer->ticks_per_sec);
  98. if (distance >= 0xffffffff - timer->val)
  99. return 0xffffffff;
  100. else
  101. return timer->val + distance;
  102. } else
  103. return timer->val;
  104. }
  105. static inline void omap_gp_timer_sync(struct omap_gp_timer_s *timer)
  106. {
  107. if (timer->st) {
  108. timer->val = omap_gp_timer_read(timer);
  109. timer->time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  110. }
  111. }
  112. static inline void omap_gp_timer_update(struct omap_gp_timer_s *timer)
  113. {
  114. int64_t expires, matches;
  115. if (timer->st && timer->rate) {
  116. expires = muldiv64(0x100000000ll - timer->val,
  117. timer->ticks_per_sec, timer->rate);
  118. timer_mod(timer->timer, timer->time + expires);
  119. if (timer->ce && timer->match_val >= timer->val) {
  120. matches = muldiv64(timer->match_val - timer->val,
  121. timer->ticks_per_sec, timer->rate);
  122. timer_mod(timer->match, timer->time + matches);
  123. } else
  124. timer_del(timer->match);
  125. } else {
  126. timer_del(timer->timer);
  127. timer_del(timer->match);
  128. omap_gp_timer_out(timer, timer->scpwm);
  129. }
  130. }
  131. static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer)
  132. {
  133. if (timer->pt)
  134. /* TODO in overflow-and-match mode if the first event to
  135. * occur is the match, don't toggle. */
  136. omap_gp_timer_out(timer, !timer->out_val);
  137. else
  138. /* TODO inverted pulse on timer->out_val == 1? */
  139. qemu_irq_pulse(timer->out);
  140. }
  141. static void omap_gp_timer_tick(void *opaque)
  142. {
  143. struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
  144. if (!timer->ar) {
  145. timer->st = 0;
  146. timer->val = 0;
  147. } else {
  148. timer->val = timer->load_val;
  149. timer->time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  150. }
  151. if (timer->trigger == gpt_trigger_overflow ||
  152. timer->trigger == gpt_trigger_both)
  153. omap_gp_timer_trigger(timer);
  154. omap_gp_timer_intr(timer, GPT_OVF_IT);
  155. omap_gp_timer_update(timer);
  156. }
  157. static void omap_gp_timer_match(void *opaque)
  158. {
  159. struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
  160. if (timer->trigger == gpt_trigger_both)
  161. omap_gp_timer_trigger(timer);
  162. omap_gp_timer_intr(timer, GPT_MAT_IT);
  163. }
  164. static void omap_gp_timer_input(void *opaque, int line, int on)
  165. {
  166. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  167. int trigger;
  168. switch (s->capture) {
  169. default:
  170. case gpt_capture_none:
  171. trigger = 0;
  172. break;
  173. case gpt_capture_rising:
  174. trigger = !s->in_val && on;
  175. break;
  176. case gpt_capture_falling:
  177. trigger = s->in_val && !on;
  178. break;
  179. case gpt_capture_both:
  180. trigger = (s->in_val == !on);
  181. break;
  182. }
  183. s->in_val = on;
  184. if (s->inout && trigger && s->capt_num < 2) {
  185. s->capture_val[s->capt_num] = omap_gp_timer_read(s);
  186. if (s->capt2 == s->capt_num ++)
  187. omap_gp_timer_intr(s, GPT_TCAR_IT);
  188. }
  189. }
  190. static void omap_gp_timer_clk_update(void *opaque, int line, int on)
  191. {
  192. struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
  193. omap_gp_timer_sync(timer);
  194. timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
  195. omap_gp_timer_update(timer);
  196. }
  197. static void omap_gp_timer_clk_setup(struct omap_gp_timer_s *timer)
  198. {
  199. omap_clk_adduser(timer->clk,
  200. qemu_allocate_irq(omap_gp_timer_clk_update, timer, 0));
  201. timer->rate = omap_clk_getrate(timer->clk);
  202. }
  203. void omap_gp_timer_reset(struct omap_gp_timer_s *s)
  204. {
  205. s->config = 0x000;
  206. s->status = 0;
  207. s->it_ena = 0;
  208. s->wu_ena = 0;
  209. s->inout = 0;
  210. s->capt2 = 0;
  211. s->capt_num = 0;
  212. s->pt = 0;
  213. s->trigger = gpt_trigger_none;
  214. s->capture = gpt_capture_none;
  215. s->scpwm = 0;
  216. s->ce = 0;
  217. s->pre = 0;
  218. s->ptv = 0;
  219. s->ar = 0;
  220. s->st = 0;
  221. s->posted = 1;
  222. s->val = 0x00000000;
  223. s->load_val = 0x00000000;
  224. s->capture_val[0] = 0x00000000;
  225. s->capture_val[1] = 0x00000000;
  226. s->match_val = 0x00000000;
  227. omap_gp_timer_update(s);
  228. }
  229. static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr)
  230. {
  231. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  232. switch (addr) {
  233. case 0x00: /* TIDR */
  234. return 0x21;
  235. case 0x10: /* TIOCP_CFG */
  236. return s->config;
  237. case 0x14: /* TISTAT */
  238. /* ??? When's this bit reset? */
  239. return 1; /* RESETDONE */
  240. case 0x18: /* TISR */
  241. return s->status;
  242. case 0x1c: /* TIER */
  243. return s->it_ena;
  244. case 0x20: /* TWER */
  245. return s->wu_ena;
  246. case 0x24: /* TCLR */
  247. return (s->inout << 14) |
  248. (s->capt2 << 13) |
  249. (s->pt << 12) |
  250. (s->trigger << 10) |
  251. (s->capture << 8) |
  252. (s->scpwm << 7) |
  253. (s->ce << 6) |
  254. (s->pre << 5) |
  255. (s->ptv << 2) |
  256. (s->ar << 1) |
  257. (s->st << 0);
  258. case 0x28: /* TCRR */
  259. return omap_gp_timer_read(s);
  260. case 0x2c: /* TLDR */
  261. return s->load_val;
  262. case 0x30: /* TTGR */
  263. return 0xffffffff;
  264. case 0x34: /* TWPS */
  265. return 0x00000000; /* No posted writes pending. */
  266. case 0x38: /* TMAR */
  267. return s->match_val;
  268. case 0x3c: /* TCAR1 */
  269. return s->capture_val[0];
  270. case 0x40: /* TSICR */
  271. return s->posted << 2;
  272. case 0x44: /* TCAR2 */
  273. return s->capture_val[1];
  274. }
  275. OMAP_BAD_REG(addr);
  276. return 0;
  277. }
  278. static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr)
  279. {
  280. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  281. uint32_t ret;
  282. if (addr & 2)
  283. return s->readh;
  284. else {
  285. ret = omap_gp_timer_readw(opaque, addr);
  286. s->readh = ret >> 16;
  287. return ret & 0xffff;
  288. }
  289. }
  290. static void omap_gp_timer_write(void *opaque, hwaddr addr,
  291. uint32_t value)
  292. {
  293. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  294. switch (addr) {
  295. case 0x00: /* TIDR */
  296. case 0x14: /* TISTAT */
  297. case 0x34: /* TWPS */
  298. case 0x3c: /* TCAR1 */
  299. case 0x44: /* TCAR2 */
  300. OMAP_RO_REG(addr);
  301. break;
  302. case 0x10: /* TIOCP_CFG */
  303. s->config = value & 0x33d;
  304. if (((value >> 3) & 3) == 3) /* IDLEMODE */
  305. fprintf(stderr, "%s: illegal IDLEMODE value in TIOCP_CFG\n",
  306. __FUNCTION__);
  307. if (value & 2) /* SOFTRESET */
  308. omap_gp_timer_reset(s);
  309. break;
  310. case 0x18: /* TISR */
  311. if (value & GPT_TCAR_IT)
  312. s->capt_num = 0;
  313. if (s->status && !(s->status &= ~value))
  314. qemu_irq_lower(s->irq);
  315. break;
  316. case 0x1c: /* TIER */
  317. s->it_ena = value & 7;
  318. break;
  319. case 0x20: /* TWER */
  320. s->wu_ena = value & 7;
  321. break;
  322. case 0x24: /* TCLR */
  323. omap_gp_timer_sync(s);
  324. s->inout = (value >> 14) & 1;
  325. s->capt2 = (value >> 13) & 1;
  326. s->pt = (value >> 12) & 1;
  327. s->trigger = (value >> 10) & 3;
  328. if (s->capture == gpt_capture_none &&
  329. ((value >> 8) & 3) != gpt_capture_none)
  330. s->capt_num = 0;
  331. s->capture = (value >> 8) & 3;
  332. s->scpwm = (value >> 7) & 1;
  333. s->ce = (value >> 6) & 1;
  334. s->pre = (value >> 5) & 1;
  335. s->ptv = (value >> 2) & 7;
  336. s->ar = (value >> 1) & 1;
  337. s->st = (value >> 0) & 1;
  338. if (s->inout && s->trigger != gpt_trigger_none)
  339. fprintf(stderr, "%s: GP timer pin must be an output "
  340. "for this trigger mode\n", __FUNCTION__);
  341. if (!s->inout && s->capture != gpt_capture_none)
  342. fprintf(stderr, "%s: GP timer pin must be an input "
  343. "for this capture mode\n", __FUNCTION__);
  344. if (s->trigger == gpt_trigger_none)
  345. omap_gp_timer_out(s, s->scpwm);
  346. /* TODO: make sure this doesn't overflow 32-bits */
  347. s->ticks_per_sec = NANOSECONDS_PER_SECOND << (s->pre ? s->ptv + 1 : 0);
  348. omap_gp_timer_update(s);
  349. break;
  350. case 0x28: /* TCRR */
  351. s->time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  352. s->val = value;
  353. omap_gp_timer_update(s);
  354. break;
  355. case 0x2c: /* TLDR */
  356. s->load_val = value;
  357. break;
  358. case 0x30: /* TTGR */
  359. s->time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  360. s->val = s->load_val;
  361. omap_gp_timer_update(s);
  362. break;
  363. case 0x38: /* TMAR */
  364. omap_gp_timer_sync(s);
  365. s->match_val = value;
  366. omap_gp_timer_update(s);
  367. break;
  368. case 0x40: /* TSICR */
  369. s->posted = (value >> 2) & 1;
  370. if (value & 2) /* How much exactly are we supposed to reset? */
  371. omap_gp_timer_reset(s);
  372. break;
  373. default:
  374. OMAP_BAD_REG(addr);
  375. }
  376. }
  377. static void omap_gp_timer_writeh(void *opaque, hwaddr addr,
  378. uint32_t value)
  379. {
  380. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  381. if (addr & 2)
  382. omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh);
  383. else
  384. s->writeh = (uint16_t) value;
  385. }
  386. static const MemoryRegionOps omap_gp_timer_ops = {
  387. .old_mmio = {
  388. .read = {
  389. omap_badwidth_read32,
  390. omap_gp_timer_readh,
  391. omap_gp_timer_readw,
  392. },
  393. .write = {
  394. omap_badwidth_write32,
  395. omap_gp_timer_writeh,
  396. omap_gp_timer_write,
  397. },
  398. },
  399. .endianness = DEVICE_NATIVE_ENDIAN,
  400. };
  401. struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
  402. qemu_irq irq, omap_clk fclk, omap_clk iclk)
  403. {
  404. struct omap_gp_timer_s *s = g_new0(struct omap_gp_timer_s, 1);
  405. s->ta = ta;
  406. s->irq = irq;
  407. s->clk = fclk;
  408. s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_gp_timer_tick, s);
  409. s->match = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_gp_timer_match, s);
  410. s->in = qemu_allocate_irq(omap_gp_timer_input, s, 0);
  411. omap_gp_timer_reset(s);
  412. omap_gp_timer_clk_setup(s);
  413. memory_region_init_io(&s->iomem, NULL, &omap_gp_timer_ops, s, "omap.gptimer",
  414. omap_l4_region_size(ta, 0));
  415. omap_l4_attach(ta, 0, &s->iomem);
  416. return s;
  417. }