grlib_irqmp.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * QEMU GRLIB IRQMP Emulator
  3. *
  4. * (Multiprocessor and extended interrupt not supported)
  5. *
  6. * Copyright (c) 2010-2011 AdaCore
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "sysbus.h"
  27. #include "cpu.h"
  28. #include "grlib.h"
  29. #include "trace.h"
  30. #define IRQMP_MAX_CPU 16
  31. #define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
  32. /* Memory mapped register offsets */
  33. #define LEVEL_OFFSET 0x00
  34. #define PENDING_OFFSET 0x04
  35. #define FORCE0_OFFSET 0x08
  36. #define CLEAR_OFFSET 0x0C
  37. #define MP_STATUS_OFFSET 0x10
  38. #define BROADCAST_OFFSET 0x14
  39. #define MASK_OFFSET 0x40
  40. #define FORCE_OFFSET 0x80
  41. #define EXTENDED_OFFSET 0xC0
  42. typedef struct IRQMPState IRQMPState;
  43. typedef struct IRQMP {
  44. SysBusDevice busdev;
  45. void *set_pil_in;
  46. void *set_pil_in_opaque;
  47. IRQMPState *state;
  48. } IRQMP;
  49. struct IRQMPState {
  50. uint32_t level;
  51. uint32_t pending;
  52. uint32_t clear;
  53. uint32_t broadcast;
  54. uint32_t mask[IRQMP_MAX_CPU];
  55. uint32_t force[IRQMP_MAX_CPU];
  56. uint32_t extended[IRQMP_MAX_CPU];
  57. IRQMP *parent;
  58. };
  59. static void grlib_irqmp_check_irqs(IRQMPState *state)
  60. {
  61. uint32_t pend = 0;
  62. uint32_t level0 = 0;
  63. uint32_t level1 = 0;
  64. set_pil_in_fn set_pil_in;
  65. assert(state != NULL);
  66. assert(state->parent != NULL);
  67. /* IRQ for CPU 0 (no SMP support) */
  68. pend = (state->pending | state->force[0])
  69. & state->mask[0];
  70. level0 = pend & ~state->level;
  71. level1 = pend & state->level;
  72. trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
  73. state->mask[0], level1, level0);
  74. set_pil_in = (set_pil_in_fn)state->parent->set_pil_in;
  75. /* Trigger level1 interrupt first and level0 if there is no level1 */
  76. if (level1 != 0) {
  77. set_pil_in(state->parent->set_pil_in_opaque, level1);
  78. } else {
  79. set_pil_in(state->parent->set_pil_in_opaque, level0);
  80. }
  81. }
  82. void grlib_irqmp_ack(DeviceState *dev, int intno)
  83. {
  84. SysBusDevice *sdev;
  85. IRQMP *irqmp;
  86. IRQMPState *state;
  87. uint32_t mask;
  88. assert(dev != NULL);
  89. sdev = sysbus_from_qdev(dev);
  90. assert(sdev != NULL);
  91. irqmp = FROM_SYSBUS(typeof(*irqmp), sdev);
  92. assert(irqmp != NULL);
  93. state = irqmp->state;
  94. assert(state != NULL);
  95. intno &= 15;
  96. mask = 1 << intno;
  97. trace_grlib_irqmp_ack(intno);
  98. /* Clear registers */
  99. state->pending &= ~mask;
  100. state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
  101. grlib_irqmp_check_irqs(state);
  102. }
  103. void grlib_irqmp_set_irq(void *opaque, int irq, int level)
  104. {
  105. IRQMP *irqmp;
  106. IRQMPState *s;
  107. int i = 0;
  108. assert(opaque != NULL);
  109. irqmp = FROM_SYSBUS(typeof(*irqmp), sysbus_from_qdev(opaque));
  110. assert(irqmp != NULL);
  111. s = irqmp->state;
  112. assert(s != NULL);
  113. assert(s->parent != NULL);
  114. if (level) {
  115. trace_grlib_irqmp_set_irq(irq);
  116. if (s->broadcast & 1 << irq) {
  117. /* Broadcasted IRQ */
  118. for (i = 0; i < IRQMP_MAX_CPU; i++) {
  119. s->force[i] |= 1 << irq;
  120. }
  121. } else {
  122. s->pending |= 1 << irq;
  123. }
  124. grlib_irqmp_check_irqs(s);
  125. }
  126. }
  127. static uint32_t grlib_irqmp_readl(void *opaque, target_phys_addr_t addr)
  128. {
  129. IRQMP *irqmp = opaque;
  130. IRQMPState *state;
  131. assert(irqmp != NULL);
  132. state = irqmp->state;
  133. assert(state != NULL);
  134. addr &= 0xff;
  135. /* global registers */
  136. switch (addr) {
  137. case LEVEL_OFFSET:
  138. return state->level;
  139. case PENDING_OFFSET:
  140. return state->pending;
  141. case FORCE0_OFFSET:
  142. /* This register is an "alias" for the force register of CPU 0 */
  143. return state->force[0];
  144. case CLEAR_OFFSET:
  145. case MP_STATUS_OFFSET:
  146. /* Always read as 0 */
  147. return 0;
  148. case BROADCAST_OFFSET:
  149. return state->broadcast;
  150. default:
  151. break;
  152. }
  153. /* mask registers */
  154. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  155. int cpu = (addr - MASK_OFFSET) / 4;
  156. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  157. return state->mask[cpu];
  158. }
  159. /* force registers */
  160. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  161. int cpu = (addr - FORCE_OFFSET) / 4;
  162. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  163. return state->force[cpu];
  164. }
  165. /* extended (not supported) */
  166. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  167. int cpu = (addr - EXTENDED_OFFSET) / 4;
  168. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  169. return state->extended[cpu];
  170. }
  171. trace_grlib_irqmp_readl_unknown(addr);
  172. return 0;
  173. }
  174. static void
  175. grlib_irqmp_writel(void *opaque, target_phys_addr_t addr, uint32_t value)
  176. {
  177. IRQMP *irqmp = opaque;
  178. IRQMPState *state;
  179. assert(irqmp != NULL);
  180. state = irqmp->state;
  181. assert(state != NULL);
  182. addr &= 0xff;
  183. /* global registers */
  184. switch (addr) {
  185. case LEVEL_OFFSET:
  186. value &= 0xFFFF << 1; /* clean up the value */
  187. state->level = value;
  188. return;
  189. case PENDING_OFFSET:
  190. /* Read Only */
  191. return;
  192. case FORCE0_OFFSET:
  193. /* This register is an "alias" for the force register of CPU 0 */
  194. value &= 0xFFFE; /* clean up the value */
  195. state->force[0] = value;
  196. grlib_irqmp_check_irqs(irqmp->state);
  197. return;
  198. case CLEAR_OFFSET:
  199. value &= ~1; /* clean up the value */
  200. state->pending &= ~value;
  201. return;
  202. case MP_STATUS_OFFSET:
  203. /* Read Only (no SMP support) */
  204. return;
  205. case BROADCAST_OFFSET:
  206. value &= 0xFFFE; /* clean up the value */
  207. state->broadcast = value;
  208. return;
  209. default:
  210. break;
  211. }
  212. /* mask registers */
  213. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  214. int cpu = (addr - MASK_OFFSET) / 4;
  215. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  216. value &= ~1; /* clean up the value */
  217. state->mask[cpu] = value;
  218. grlib_irqmp_check_irqs(irqmp->state);
  219. return;
  220. }
  221. /* force registers */
  222. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  223. int cpu = (addr - FORCE_OFFSET) / 4;
  224. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  225. uint32_t force = value & 0xFFFE;
  226. uint32_t clear = (value >> 16) & 0xFFFE;
  227. uint32_t old = state->force[cpu];
  228. state->force[cpu] = (old | force) & ~clear;
  229. grlib_irqmp_check_irqs(irqmp->state);
  230. return;
  231. }
  232. /* extended (not supported) */
  233. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  234. int cpu = (addr - EXTENDED_OFFSET) / 4;
  235. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  236. value &= 0xF; /* clean up the value */
  237. state->extended[cpu] = value;
  238. return;
  239. }
  240. trace_grlib_irqmp_writel_unknown(addr, value);
  241. }
  242. static CPUReadMemoryFunc * const grlib_irqmp_read[] = {
  243. NULL, NULL, &grlib_irqmp_readl,
  244. };
  245. static CPUWriteMemoryFunc * const grlib_irqmp_write[] = {
  246. NULL, NULL, &grlib_irqmp_writel,
  247. };
  248. static void grlib_irqmp_reset(DeviceState *d)
  249. {
  250. IRQMP *irqmp = container_of(d, IRQMP, busdev.qdev);
  251. assert(irqmp != NULL);
  252. assert(irqmp->state != NULL);
  253. memset(irqmp->state, 0, sizeof *irqmp->state);
  254. irqmp->state->parent = irqmp;
  255. }
  256. static int grlib_irqmp_init(SysBusDevice *dev)
  257. {
  258. IRQMP *irqmp = FROM_SYSBUS(typeof(*irqmp), dev);
  259. int irqmp_regs;
  260. assert(irqmp != NULL);
  261. /* Check parameters */
  262. if (irqmp->set_pil_in == NULL) {
  263. return -1;
  264. }
  265. irqmp_regs = cpu_register_io_memory(grlib_irqmp_read,
  266. grlib_irqmp_write,
  267. irqmp, DEVICE_NATIVE_ENDIAN);
  268. irqmp->state = g_malloc0(sizeof *irqmp->state);
  269. if (irqmp_regs < 0) {
  270. return -1;
  271. }
  272. sysbus_init_mmio(dev, IRQMP_REG_SIZE, irqmp_regs);
  273. return 0;
  274. }
  275. static SysBusDeviceInfo grlib_irqmp_info = {
  276. .init = grlib_irqmp_init,
  277. .qdev.name = "grlib,irqmp",
  278. .qdev.reset = grlib_irqmp_reset,
  279. .qdev.size = sizeof(IRQMP),
  280. .qdev.props = (Property[]) {
  281. DEFINE_PROP_PTR("set_pil_in", IRQMP, set_pil_in),
  282. DEFINE_PROP_PTR("set_pil_in_opaque", IRQMP, set_pil_in_opaque),
  283. DEFINE_PROP_END_OF_LIST(),
  284. }
  285. };
  286. static void grlib_irqmp_register(void)
  287. {
  288. sysbus_register_withprop(&grlib_irqmp_info);
  289. }
  290. device_init(grlib_irqmp_register)