virt.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * SPDX-License-Identifier: GPL-2.0-or-later
  3. *
  4. * QEMU Vitual M68K Machine
  5. *
  6. * (c) 2020 Laurent Vivier <laurent@vivier.eu>
  7. *
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu/units.h"
  11. #include "qemu/guest-random.h"
  12. #include "sysemu/sysemu.h"
  13. #include "cpu.h"
  14. #include "hw/boards.h"
  15. #include "hw/qdev-properties.h"
  16. #include "elf.h"
  17. #include "hw/loader.h"
  18. #include "ui/console.h"
  19. #include "hw/sysbus.h"
  20. #include "standard-headers/asm-m68k/bootinfo.h"
  21. #include "standard-headers/asm-m68k/bootinfo-virt.h"
  22. #include "bootinfo.h"
  23. #include "net/net.h"
  24. #include "qapi/error.h"
  25. #include "sysemu/qtest.h"
  26. #include "sysemu/runstate.h"
  27. #include "sysemu/reset.h"
  28. #include "hw/intc/m68k_irqc.h"
  29. #include "hw/misc/virt_ctrl.h"
  30. #include "hw/char/goldfish_tty.h"
  31. #include "hw/rtc/goldfish_rtc.h"
  32. #include "hw/intc/goldfish_pic.h"
  33. #include "hw/virtio/virtio-mmio.h"
  34. #include "hw/virtio/virtio-blk.h"
  35. /*
  36. * 6 goldfish-pic for CPU IRQ #1 to IRQ #6
  37. * CPU IRQ #1 -> PIC #1
  38. * IRQ #1 to IRQ #31 -> unused
  39. * IRQ #32 -> goldfish-tty
  40. * CPU IRQ #2 -> PIC #2
  41. * IRQ #1 to IRQ #32 -> virtio-mmio from 1 to 32
  42. * CPU IRQ #3 -> PIC #3
  43. * IRQ #1 to IRQ #32 -> virtio-mmio from 33 to 64
  44. * CPU IRQ #4 -> PIC #4
  45. * IRQ #1 to IRQ #32 -> virtio-mmio from 65 to 96
  46. * CPU IRQ #5 -> PIC #5
  47. * IRQ #1 to IRQ #32 -> virtio-mmio from 97 to 128
  48. * CPU IRQ #6 -> PIC #6
  49. * IRQ #1 -> goldfish-rtc
  50. * IRQ #2 to IRQ #32 -> unused
  51. * CPU IRQ #7 -> NMI
  52. */
  53. #define PIC_IRQ_BASE(num) (8 + (num - 1) * 32)
  54. #define PIC_IRQ(num, irq) (PIC_IRQ_BASE(num) + irq - 1)
  55. #define PIC_GPIO(pic_irq) (qdev_get_gpio_in(pic_dev[(pic_irq - 8) / 32], \
  56. (pic_irq - 8) % 32))
  57. #define VIRT_GF_PIC_MMIO_BASE 0xff000000 /* MMIO: 0xff000000 - 0xff005fff */
  58. #define VIRT_GF_PIC_IRQ_BASE 1 /* IRQ: #1 -> #6 */
  59. #define VIRT_GF_PIC_NB 6
  60. /* 2 goldfish-rtc (and timer) */
  61. #define VIRT_GF_RTC_MMIO_BASE 0xff006000 /* MMIO: 0xff006000 - 0xff007fff */
  62. #define VIRT_GF_RTC_IRQ_BASE PIC_IRQ(6, 1) /* PIC: #6, IRQ: #1 */
  63. #define VIRT_GF_RTC_NB 2
  64. /* 1 goldfish-tty */
  65. #define VIRT_GF_TTY_MMIO_BASE 0xff008000 /* MMIO: 0xff008000 - 0xff008fff */
  66. #define VIRT_GF_TTY_IRQ_BASE PIC_IRQ(1, 32) /* PIC: #1, IRQ: #32 */
  67. /* 1 virt-ctrl */
  68. #define VIRT_CTRL_MMIO_BASE 0xff009000 /* MMIO: 0xff009000 - 0xff009fff */
  69. #define VIRT_CTRL_IRQ_BASE PIC_IRQ(1, 1) /* PIC: #1, IRQ: #1 */
  70. /*
  71. * virtio-mmio size is 0x200 bytes
  72. * we use 4 goldfish-pic to attach them,
  73. * we can attach 32 virtio devices / goldfish-pic
  74. * -> we can manage 32 * 4 = 128 virtio devices
  75. */
  76. #define VIRT_VIRTIO_MMIO_BASE 0xff010000 /* MMIO: 0xff010000 - 0xff01ffff */
  77. #define VIRT_VIRTIO_IRQ_BASE PIC_IRQ(2, 1) /* PIC: 2, 3, 4, 5, IRQ: ALL */
  78. typedef struct {
  79. M68kCPU *cpu;
  80. hwaddr initial_pc;
  81. hwaddr initial_stack;
  82. } ResetInfo;
  83. static void main_cpu_reset(void *opaque)
  84. {
  85. ResetInfo *reset_info = opaque;
  86. M68kCPU *cpu = reset_info->cpu;
  87. CPUState *cs = CPU(cpu);
  88. cpu_reset(cs);
  89. cpu->env.aregs[7] = reset_info->initial_stack;
  90. cpu->env.pc = reset_info->initial_pc;
  91. }
  92. static void virt_init(MachineState *machine)
  93. {
  94. M68kCPU *cpu = NULL;
  95. int32_t kernel_size;
  96. uint64_t elf_entry;
  97. ram_addr_t initrd_base;
  98. int32_t initrd_size;
  99. ram_addr_t ram_size = machine->ram_size;
  100. const char *kernel_filename = machine->kernel_filename;
  101. const char *initrd_filename = machine->initrd_filename;
  102. const char *kernel_cmdline = machine->kernel_cmdline;
  103. hwaddr parameters_base;
  104. DeviceState *dev;
  105. DeviceState *irqc_dev;
  106. DeviceState *pic_dev[VIRT_GF_PIC_NB];
  107. SysBusDevice *sysbus;
  108. hwaddr io_base;
  109. int i;
  110. ResetInfo *reset_info;
  111. uint8_t rng_seed[32];
  112. if (ram_size > 3399672 * KiB) {
  113. /*
  114. * The physical memory can be up to 4 GiB - 16 MiB, but linux
  115. * kernel crashes after this limit (~ 3.2 GiB)
  116. */
  117. error_report("Too much memory for this machine: %" PRId64 " KiB, "
  118. "maximum 3399672 KiB", ram_size / KiB);
  119. exit(1);
  120. }
  121. reset_info = g_new0(ResetInfo, 1);
  122. /* init CPUs */
  123. cpu = M68K_CPU(cpu_create(machine->cpu_type));
  124. reset_info->cpu = cpu;
  125. qemu_register_reset(main_cpu_reset, reset_info);
  126. /* RAM */
  127. memory_region_add_subregion(get_system_memory(), 0, machine->ram);
  128. /* IRQ Controller */
  129. irqc_dev = qdev_new(TYPE_M68K_IRQC);
  130. sysbus_realize_and_unref(SYS_BUS_DEVICE(irqc_dev), &error_fatal);
  131. /*
  132. * 6 goldfish-pic
  133. *
  134. * map: 0xff000000 - 0xff006fff = 28 KiB
  135. * IRQ: #1 (lower priority) -> #6 (higher priority)
  136. *
  137. */
  138. io_base = VIRT_GF_PIC_MMIO_BASE;
  139. for (i = 0; i < VIRT_GF_PIC_NB; i++) {
  140. pic_dev[i] = qdev_new(TYPE_GOLDFISH_PIC);
  141. sysbus = SYS_BUS_DEVICE(pic_dev[i]);
  142. qdev_prop_set_uint8(pic_dev[i], "index", i);
  143. sysbus_realize_and_unref(sysbus, &error_fatal);
  144. sysbus_mmio_map(sysbus, 0, io_base);
  145. sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(irqc_dev, i));
  146. io_base += 0x1000;
  147. }
  148. /* goldfish-rtc */
  149. io_base = VIRT_GF_RTC_MMIO_BASE;
  150. for (i = 0; i < VIRT_GF_RTC_NB; i++) {
  151. dev = qdev_new(TYPE_GOLDFISH_RTC);
  152. qdev_prop_set_bit(dev, "big-endian", true);
  153. sysbus = SYS_BUS_DEVICE(dev);
  154. sysbus_realize_and_unref(sysbus, &error_fatal);
  155. sysbus_mmio_map(sysbus, 0, io_base);
  156. sysbus_connect_irq(sysbus, 0, PIC_GPIO(VIRT_GF_RTC_IRQ_BASE + i));
  157. io_base += 0x1000;
  158. }
  159. /* goldfish-tty */
  160. dev = qdev_new(TYPE_GOLDFISH_TTY);
  161. sysbus = SYS_BUS_DEVICE(dev);
  162. qdev_prop_set_chr(dev, "chardev", serial_hd(0));
  163. sysbus_realize_and_unref(sysbus, &error_fatal);
  164. sysbus_mmio_map(sysbus, 0, VIRT_GF_TTY_MMIO_BASE);
  165. sysbus_connect_irq(sysbus, 0, PIC_GPIO(VIRT_GF_TTY_IRQ_BASE));
  166. /* virt controller */
  167. dev = qdev_new(TYPE_VIRT_CTRL);
  168. sysbus = SYS_BUS_DEVICE(dev);
  169. sysbus_realize_and_unref(sysbus, &error_fatal);
  170. sysbus_mmio_map(sysbus, 0, VIRT_CTRL_MMIO_BASE);
  171. sysbus_connect_irq(sysbus, 0, PIC_GPIO(VIRT_CTRL_IRQ_BASE));
  172. /* virtio-mmio */
  173. io_base = VIRT_VIRTIO_MMIO_BASE;
  174. for (i = 0; i < 128; i++) {
  175. dev = qdev_new(TYPE_VIRTIO_MMIO);
  176. qdev_prop_set_bit(dev, "force-legacy", false);
  177. sysbus = SYS_BUS_DEVICE(dev);
  178. sysbus_realize_and_unref(sysbus, &error_fatal);
  179. sysbus_connect_irq(sysbus, 0, PIC_GPIO(VIRT_VIRTIO_IRQ_BASE + i));
  180. sysbus_mmio_map(sysbus, 0, io_base);
  181. io_base += 0x200;
  182. }
  183. if (kernel_filename) {
  184. CPUState *cs = CPU(cpu);
  185. uint64_t high;
  186. kernel_size = load_elf(kernel_filename, NULL, NULL, NULL,
  187. &elf_entry, NULL, &high, NULL, 1,
  188. EM_68K, 0, 0);
  189. if (kernel_size < 0) {
  190. error_report("could not load kernel '%s'", kernel_filename);
  191. exit(1);
  192. }
  193. reset_info->initial_pc = elf_entry;
  194. parameters_base = (high + 1) & ~1;
  195. BOOTINFO1(cs->as, parameters_base, BI_MACHTYPE, MACH_VIRT);
  196. BOOTINFO1(cs->as, parameters_base, BI_FPUTYPE, FPU_68040);
  197. BOOTINFO1(cs->as, parameters_base, BI_MMUTYPE, MMU_68040);
  198. BOOTINFO1(cs->as, parameters_base, BI_CPUTYPE, CPU_68040);
  199. BOOTINFO2(cs->as, parameters_base, BI_MEMCHUNK, 0, ram_size);
  200. BOOTINFO1(cs->as, parameters_base, BI_VIRT_QEMU_VERSION,
  201. ((QEMU_VERSION_MAJOR << 24) | (QEMU_VERSION_MINOR << 16) |
  202. (QEMU_VERSION_MICRO << 8)));
  203. BOOTINFO2(cs->as, parameters_base, BI_VIRT_GF_PIC_BASE,
  204. VIRT_GF_PIC_MMIO_BASE, VIRT_GF_PIC_IRQ_BASE);
  205. BOOTINFO2(cs->as, parameters_base, BI_VIRT_GF_RTC_BASE,
  206. VIRT_GF_RTC_MMIO_BASE, VIRT_GF_RTC_IRQ_BASE);
  207. BOOTINFO2(cs->as, parameters_base, BI_VIRT_GF_TTY_BASE,
  208. VIRT_GF_TTY_MMIO_BASE, VIRT_GF_TTY_IRQ_BASE);
  209. BOOTINFO2(cs->as, parameters_base, BI_VIRT_CTRL_BASE,
  210. VIRT_CTRL_MMIO_BASE, VIRT_CTRL_IRQ_BASE);
  211. BOOTINFO2(cs->as, parameters_base, BI_VIRT_VIRTIO_BASE,
  212. VIRT_VIRTIO_MMIO_BASE, VIRT_VIRTIO_IRQ_BASE);
  213. if (kernel_cmdline) {
  214. BOOTINFOSTR(cs->as, parameters_base, BI_COMMAND_LINE,
  215. kernel_cmdline);
  216. }
  217. /* Pass seed to RNG. */
  218. qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
  219. BOOTINFODATA(cs->as, parameters_base, BI_RNG_SEED,
  220. rng_seed, sizeof(rng_seed));
  221. /* load initrd */
  222. if (initrd_filename) {
  223. initrd_size = get_image_size(initrd_filename);
  224. if (initrd_size < 0) {
  225. error_report("could not load initial ram disk '%s'",
  226. initrd_filename);
  227. exit(1);
  228. }
  229. initrd_base = (ram_size - initrd_size) & TARGET_PAGE_MASK;
  230. load_image_targphys(initrd_filename, initrd_base,
  231. ram_size - initrd_base);
  232. BOOTINFO2(cs->as, parameters_base, BI_RAMDISK, initrd_base,
  233. initrd_size);
  234. } else {
  235. initrd_base = 0;
  236. initrd_size = 0;
  237. }
  238. BOOTINFO0(cs->as, parameters_base, BI_LAST);
  239. }
  240. }
  241. static void virt_machine_class_init(ObjectClass *oc, void *data)
  242. {
  243. MachineClass *mc = MACHINE_CLASS(oc);
  244. mc->desc = "QEMU M68K Virtual Machine";
  245. mc->init = virt_init;
  246. mc->default_cpu_type = M68K_CPU_TYPE_NAME("m68040");
  247. mc->max_cpus = 1;
  248. mc->no_floppy = 1;
  249. mc->no_parallel = 1;
  250. mc->default_ram_id = "m68k_virt.ram";
  251. }
  252. static const TypeInfo virt_machine_info = {
  253. .name = MACHINE_TYPE_NAME("virt"),
  254. .parent = TYPE_MACHINE,
  255. .abstract = true,
  256. .class_init = virt_machine_class_init,
  257. };
  258. static void virt_machine_register_types(void)
  259. {
  260. type_register_static(&virt_machine_info);
  261. }
  262. type_init(virt_machine_register_types)
  263. #define DEFINE_VIRT_MACHINE(major, minor, latest) \
  264. static void virt_##major##_##minor##_class_init(ObjectClass *oc, \
  265. void *data) \
  266. { \
  267. MachineClass *mc = MACHINE_CLASS(oc); \
  268. virt_machine_##major##_##minor##_options(mc); \
  269. mc->desc = "QEMU " # major "." # minor " M68K Virtual Machine"; \
  270. if (latest) { \
  271. mc->alias = "virt"; \
  272. } \
  273. } \
  274. static const TypeInfo machvirt_##major##_##minor##_info = { \
  275. .name = MACHINE_TYPE_NAME("virt-" # major "." # minor), \
  276. .parent = MACHINE_TYPE_NAME("virt"), \
  277. .class_init = virt_##major##_##minor##_class_init, \
  278. }; \
  279. static void machvirt_machine_##major##_##minor##_init(void) \
  280. { \
  281. type_register_static(&machvirt_##major##_##minor##_info); \
  282. } \
  283. type_init(machvirt_machine_##major##_##minor##_init);
  284. static void virt_machine_7_2_options(MachineClass *mc)
  285. {
  286. }
  287. DEFINE_VIRT_MACHINE(7, 2, true)
  288. static void virt_machine_7_1_options(MachineClass *mc)
  289. {
  290. virt_machine_7_2_options(mc);
  291. compat_props_add(mc->compat_props, hw_compat_7_1, hw_compat_7_1_len);
  292. }
  293. DEFINE_VIRT_MACHINE(7, 1, false)
  294. static void virt_machine_7_0_options(MachineClass *mc)
  295. {
  296. virt_machine_7_1_options(mc);
  297. compat_props_add(mc->compat_props, hw_compat_7_0, hw_compat_7_0_len);
  298. }
  299. DEFINE_VIRT_MACHINE(7, 0, false)
  300. static void virt_machine_6_2_options(MachineClass *mc)
  301. {
  302. virt_machine_7_0_options(mc);
  303. compat_props_add(mc->compat_props, hw_compat_6_2, hw_compat_6_2_len);
  304. }
  305. DEFINE_VIRT_MACHINE(6, 2, false)
  306. static void virt_machine_6_1_options(MachineClass *mc)
  307. {
  308. virt_machine_6_2_options(mc);
  309. compat_props_add(mc->compat_props, hw_compat_6_1, hw_compat_6_1_len);
  310. }
  311. DEFINE_VIRT_MACHINE(6, 1, false)
  312. static void virt_machine_6_0_options(MachineClass *mc)
  313. {
  314. virt_machine_6_1_options(mc);
  315. compat_props_add(mc->compat_props, hw_compat_6_0, hw_compat_6_0_len);
  316. }
  317. DEFINE_VIRT_MACHINE(6, 0, false)