omap_i2c.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * TI OMAP on-chip I2C controller. Only "new I2C" mode supported.
  3. *
  4. * Copyright (C) 2007 Andrzej Zaborowski <balrog@zabor.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qemu/log.h"
  21. #include "qemu/module.h"
  22. #include "hw/i2c/i2c.h"
  23. #include "hw/irq.h"
  24. #include "hw/arm/omap.h"
  25. #include "hw/sysbus.h"
  26. #include "qemu/error-report.h"
  27. #include "qapi/error.h"
  28. #define TYPE_OMAP_I2C "omap_i2c"
  29. #define OMAP_I2C(obj) OBJECT_CHECK(OMAPI2CState, (obj), TYPE_OMAP_I2C)
  30. typedef struct OMAPI2CState {
  31. SysBusDevice parent_obj;
  32. MemoryRegion iomem;
  33. qemu_irq irq;
  34. qemu_irq drq[2];
  35. I2CBus *bus;
  36. uint8_t revision;
  37. void *iclk;
  38. void *fclk;
  39. uint8_t mask;
  40. uint16_t stat;
  41. uint16_t dma;
  42. uint16_t count;
  43. int count_cur;
  44. uint32_t fifo;
  45. int rxlen;
  46. int txlen;
  47. uint16_t control;
  48. uint16_t addr[2];
  49. uint8_t divider;
  50. uint8_t times[2];
  51. uint16_t test;
  52. } OMAPI2CState;
  53. #define OMAP2_INTR_REV 0x34
  54. #define OMAP2_GC_REV 0x34
  55. static void omap_i2c_interrupts_update(OMAPI2CState *s)
  56. {
  57. qemu_set_irq(s->irq, s->stat & s->mask);
  58. if ((s->dma >> 15) & 1) /* RDMA_EN */
  59. qemu_set_irq(s->drq[0], (s->stat >> 3) & 1); /* RRDY */
  60. if ((s->dma >> 7) & 1) /* XDMA_EN */
  61. qemu_set_irq(s->drq[1], (s->stat >> 4) & 1); /* XRDY */
  62. }
  63. static void omap_i2c_fifo_run(OMAPI2CState *s)
  64. {
  65. int ack = 1;
  66. if (!i2c_bus_busy(s->bus))
  67. return;
  68. if ((s->control >> 2) & 1) { /* RM */
  69. if ((s->control >> 1) & 1) { /* STP */
  70. i2c_end_transfer(s->bus);
  71. s->control &= ~(1 << 1); /* STP */
  72. s->count_cur = s->count;
  73. s->txlen = 0;
  74. } else if ((s->control >> 9) & 1) { /* TRX */
  75. while (ack && s->txlen)
  76. ack = (i2c_send(s->bus,
  77. (s->fifo >> ((-- s->txlen) << 3)) &
  78. 0xff) >= 0);
  79. s->stat |= 1 << 4; /* XRDY */
  80. } else {
  81. while (s->rxlen < 4)
  82. s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
  83. s->stat |= 1 << 3; /* RRDY */
  84. }
  85. } else {
  86. if ((s->control >> 9) & 1) { /* TRX */
  87. while (ack && s->count_cur && s->txlen) {
  88. ack = (i2c_send(s->bus,
  89. (s->fifo >> ((-- s->txlen) << 3)) &
  90. 0xff) >= 0);
  91. s->count_cur --;
  92. }
  93. if (ack && s->count_cur)
  94. s->stat |= 1 << 4; /* XRDY */
  95. else
  96. s->stat &= ~(1 << 4); /* XRDY */
  97. if (!s->count_cur) {
  98. s->stat |= 1 << 2; /* ARDY */
  99. s->control &= ~(1 << 10); /* MST */
  100. }
  101. } else {
  102. while (s->count_cur && s->rxlen < 4) {
  103. s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
  104. s->count_cur --;
  105. }
  106. if (s->rxlen)
  107. s->stat |= 1 << 3; /* RRDY */
  108. else
  109. s->stat &= ~(1 << 3); /* RRDY */
  110. }
  111. if (!s->count_cur) {
  112. if ((s->control >> 1) & 1) { /* STP */
  113. i2c_end_transfer(s->bus);
  114. s->control &= ~(1 << 1); /* STP */
  115. s->count_cur = s->count;
  116. s->txlen = 0;
  117. } else {
  118. s->stat |= 1 << 2; /* ARDY */
  119. s->control &= ~(1 << 10); /* MST */
  120. }
  121. }
  122. }
  123. s->stat |= (!ack) << 1; /* NACK */
  124. if (!ack)
  125. s->control &= ~(1 << 1); /* STP */
  126. }
  127. static void omap_i2c_reset(DeviceState *dev)
  128. {
  129. OMAPI2CState *s = OMAP_I2C(dev);
  130. s->mask = 0;
  131. s->stat = 0;
  132. s->dma = 0;
  133. s->count = 0;
  134. s->count_cur = 0;
  135. s->fifo = 0;
  136. s->rxlen = 0;
  137. s->txlen = 0;
  138. s->control = 0;
  139. s->addr[0] = 0;
  140. s->addr[1] = 0;
  141. s->divider = 0;
  142. s->times[0] = 0;
  143. s->times[1] = 0;
  144. s->test = 0;
  145. }
  146. static uint32_t omap_i2c_read(void *opaque, hwaddr addr)
  147. {
  148. OMAPI2CState *s = opaque;
  149. int offset = addr & OMAP_MPUI_REG_MASK;
  150. uint16_t ret;
  151. switch (offset) {
  152. case 0x00: /* I2C_REV */
  153. return s->revision; /* REV */
  154. case 0x04: /* I2C_IE */
  155. return s->mask;
  156. case 0x08: /* I2C_STAT */
  157. return s->stat | (i2c_bus_busy(s->bus) << 12);
  158. case 0x0c: /* I2C_IV */
  159. if (s->revision >= OMAP2_INTR_REV)
  160. break;
  161. ret = ctz32(s->stat & s->mask);
  162. if (ret != 32) {
  163. s->stat ^= 1 << ret;
  164. ret++;
  165. } else {
  166. ret = 0;
  167. }
  168. omap_i2c_interrupts_update(s);
  169. return ret;
  170. case 0x10: /* I2C_SYSS */
  171. return (s->control >> 15) & 1; /* I2C_EN */
  172. case 0x14: /* I2C_BUF */
  173. return s->dma;
  174. case 0x18: /* I2C_CNT */
  175. return s->count_cur; /* DCOUNT */
  176. case 0x1c: /* I2C_DATA */
  177. ret = 0;
  178. if (s->control & (1 << 14)) { /* BE */
  179. ret |= ((s->fifo >> 0) & 0xff) << 8;
  180. ret |= ((s->fifo >> 8) & 0xff) << 0;
  181. } else {
  182. ret |= ((s->fifo >> 8) & 0xff) << 8;
  183. ret |= ((s->fifo >> 0) & 0xff) << 0;
  184. }
  185. if (s->rxlen == 1) {
  186. s->stat |= 1 << 15; /* SBD */
  187. s->rxlen = 0;
  188. } else if (s->rxlen > 1) {
  189. if (s->rxlen > 2)
  190. s->fifo >>= 16;
  191. s->rxlen -= 2;
  192. } else {
  193. /* XXX: remote access (qualifier) error - what's that? */
  194. }
  195. if (!s->rxlen) {
  196. s->stat &= ~(1 << 3); /* RRDY */
  197. if (((s->control >> 10) & 1) && /* MST */
  198. ((~s->control >> 9) & 1)) { /* TRX */
  199. s->stat |= 1 << 2; /* ARDY */
  200. s->control &= ~(1 << 10); /* MST */
  201. }
  202. }
  203. s->stat &= ~(1 << 11); /* ROVR */
  204. omap_i2c_fifo_run(s);
  205. omap_i2c_interrupts_update(s);
  206. return ret;
  207. case 0x20: /* I2C_SYSC */
  208. return 0;
  209. case 0x24: /* I2C_CON */
  210. return s->control;
  211. case 0x28: /* I2C_OA */
  212. return s->addr[0];
  213. case 0x2c: /* I2C_SA */
  214. return s->addr[1];
  215. case 0x30: /* I2C_PSC */
  216. return s->divider;
  217. case 0x34: /* I2C_SCLL */
  218. return s->times[0];
  219. case 0x38: /* I2C_SCLH */
  220. return s->times[1];
  221. case 0x3c: /* I2C_SYSTEST */
  222. if (s->test & (1 << 15)) { /* ST_EN */
  223. s->test ^= 0xa;
  224. return s->test;
  225. } else
  226. return s->test & ~0x300f;
  227. }
  228. OMAP_BAD_REG(addr);
  229. return 0;
  230. }
  231. static void omap_i2c_write(void *opaque, hwaddr addr,
  232. uint32_t value)
  233. {
  234. OMAPI2CState *s = opaque;
  235. int offset = addr & OMAP_MPUI_REG_MASK;
  236. int nack;
  237. switch (offset) {
  238. case 0x00: /* I2C_REV */
  239. case 0x0c: /* I2C_IV */
  240. case 0x10: /* I2C_SYSS */
  241. OMAP_RO_REG(addr);
  242. return;
  243. case 0x04: /* I2C_IE */
  244. s->mask = value & (s->revision < OMAP2_GC_REV ? 0x1f : 0x3f);
  245. break;
  246. case 0x08: /* I2C_STAT */
  247. if (s->revision < OMAP2_INTR_REV) {
  248. OMAP_RO_REG(addr);
  249. return;
  250. }
  251. /* RRDY and XRDY are reset by hardware. (in all versions???) */
  252. s->stat &= ~(value & 0x27);
  253. omap_i2c_interrupts_update(s);
  254. break;
  255. case 0x14: /* I2C_BUF */
  256. s->dma = value & 0x8080;
  257. if (value & (1 << 15)) /* RDMA_EN */
  258. s->mask &= ~(1 << 3); /* RRDY_IE */
  259. if (value & (1 << 7)) /* XDMA_EN */
  260. s->mask &= ~(1 << 4); /* XRDY_IE */
  261. break;
  262. case 0x18: /* I2C_CNT */
  263. s->count = value; /* DCOUNT */
  264. break;
  265. case 0x1c: /* I2C_DATA */
  266. if (s->txlen > 2) {
  267. /* XXX: remote access (qualifier) error - what's that? */
  268. break;
  269. }
  270. s->fifo <<= 16;
  271. s->txlen += 2;
  272. if (s->control & (1 << 14)) { /* BE */
  273. s->fifo |= ((value >> 8) & 0xff) << 8;
  274. s->fifo |= ((value >> 0) & 0xff) << 0;
  275. } else {
  276. s->fifo |= ((value >> 0) & 0xff) << 8;
  277. s->fifo |= ((value >> 8) & 0xff) << 0;
  278. }
  279. s->stat &= ~(1 << 10); /* XUDF */
  280. if (s->txlen > 2)
  281. s->stat &= ~(1 << 4); /* XRDY */
  282. omap_i2c_fifo_run(s);
  283. omap_i2c_interrupts_update(s);
  284. break;
  285. case 0x20: /* I2C_SYSC */
  286. if (s->revision < OMAP2_INTR_REV) {
  287. OMAP_BAD_REG(addr);
  288. return;
  289. }
  290. if (value & 2) {
  291. omap_i2c_reset(DEVICE(s));
  292. }
  293. break;
  294. case 0x24: /* I2C_CON */
  295. s->control = value & 0xcf87;
  296. if (~value & (1 << 15)) { /* I2C_EN */
  297. if (s->revision < OMAP2_INTR_REV) {
  298. omap_i2c_reset(DEVICE(s));
  299. }
  300. break;
  301. }
  302. if ((value & (1 << 15)) && !(value & (1 << 10))) { /* MST */
  303. qemu_log_mask(LOG_UNIMP, "%s: I^2C slave mode not supported\n",
  304. __func__);
  305. break;
  306. }
  307. if ((value & (1 << 15)) && value & (1 << 8)) { /* XA */
  308. qemu_log_mask(LOG_UNIMP,
  309. "%s: 10-bit addressing mode not supported\n",
  310. __func__);
  311. break;
  312. }
  313. if ((value & (1 << 15)) && value & (1 << 0)) { /* STT */
  314. nack = !!i2c_start_transfer(s->bus, s->addr[1], /* SA */
  315. (~value >> 9) & 1); /* TRX */
  316. s->stat |= nack << 1; /* NACK */
  317. s->control &= ~(1 << 0); /* STT */
  318. s->fifo = 0;
  319. if (nack)
  320. s->control &= ~(1 << 1); /* STP */
  321. else {
  322. s->count_cur = s->count;
  323. omap_i2c_fifo_run(s);
  324. }
  325. omap_i2c_interrupts_update(s);
  326. }
  327. break;
  328. case 0x28: /* I2C_OA */
  329. s->addr[0] = value & 0x3ff;
  330. break;
  331. case 0x2c: /* I2C_SA */
  332. s->addr[1] = value & 0x3ff;
  333. break;
  334. case 0x30: /* I2C_PSC */
  335. s->divider = value;
  336. break;
  337. case 0x34: /* I2C_SCLL */
  338. s->times[0] = value;
  339. break;
  340. case 0x38: /* I2C_SCLH */
  341. s->times[1] = value;
  342. break;
  343. case 0x3c: /* I2C_SYSTEST */
  344. s->test = value & 0xf80f;
  345. if (value & (1 << 11)) /* SBB */
  346. if (s->revision >= OMAP2_INTR_REV) {
  347. s->stat |= 0x3f;
  348. omap_i2c_interrupts_update(s);
  349. }
  350. if (value & (1 << 15)) { /* ST_EN */
  351. qemu_log_mask(LOG_UNIMP,
  352. "%s: System Test not supported\n", __func__);
  353. }
  354. break;
  355. default:
  356. OMAP_BAD_REG(addr);
  357. return;
  358. }
  359. }
  360. static void omap_i2c_writeb(void *opaque, hwaddr addr,
  361. uint32_t value)
  362. {
  363. OMAPI2CState *s = opaque;
  364. int offset = addr & OMAP_MPUI_REG_MASK;
  365. switch (offset) {
  366. case 0x1c: /* I2C_DATA */
  367. if (s->txlen > 2) {
  368. /* XXX: remote access (qualifier) error - what's that? */
  369. break;
  370. }
  371. s->fifo <<= 8;
  372. s->txlen += 1;
  373. s->fifo |= value & 0xff;
  374. s->stat &= ~(1 << 10); /* XUDF */
  375. if (s->txlen > 2)
  376. s->stat &= ~(1 << 4); /* XRDY */
  377. omap_i2c_fifo_run(s);
  378. omap_i2c_interrupts_update(s);
  379. break;
  380. default:
  381. OMAP_BAD_REG(addr);
  382. return;
  383. }
  384. }
  385. static uint64_t omap_i2c_readfn(void *opaque, hwaddr addr,
  386. unsigned size)
  387. {
  388. switch (size) {
  389. case 2:
  390. return omap_i2c_read(opaque, addr);
  391. default:
  392. return omap_badwidth_read16(opaque, addr);
  393. }
  394. }
  395. static void omap_i2c_writefn(void *opaque, hwaddr addr,
  396. uint64_t value, unsigned size)
  397. {
  398. switch (size) {
  399. case 1:
  400. /* Only the last fifo write can be 8 bit. */
  401. omap_i2c_writeb(opaque, addr, value);
  402. break;
  403. case 2:
  404. omap_i2c_write(opaque, addr, value);
  405. break;
  406. default:
  407. omap_badwidth_write16(opaque, addr, value);
  408. break;
  409. }
  410. }
  411. static const MemoryRegionOps omap_i2c_ops = {
  412. .read = omap_i2c_readfn,
  413. .write = omap_i2c_writefn,
  414. .valid.min_access_size = 1,
  415. .valid.max_access_size = 4,
  416. .endianness = DEVICE_NATIVE_ENDIAN,
  417. };
  418. static void omap_i2c_init(Object *obj)
  419. {
  420. DeviceState *dev = DEVICE(obj);
  421. OMAPI2CState *s = OMAP_I2C(obj);
  422. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  423. sysbus_init_irq(sbd, &s->irq);
  424. sysbus_init_irq(sbd, &s->drq[0]);
  425. sysbus_init_irq(sbd, &s->drq[1]);
  426. sysbus_init_mmio(sbd, &s->iomem);
  427. s->bus = i2c_init_bus(dev, NULL);
  428. }
  429. static void omap_i2c_realize(DeviceState *dev, Error **errp)
  430. {
  431. OMAPI2CState *s = OMAP_I2C(dev);
  432. memory_region_init_io(&s->iomem, OBJECT(dev), &omap_i2c_ops, s, "omap.i2c",
  433. (s->revision < OMAP2_INTR_REV) ? 0x800 : 0x1000);
  434. if (!s->fclk) {
  435. error_setg(errp, "omap_i2c: fclk not connected");
  436. return;
  437. }
  438. if (s->revision >= OMAP2_INTR_REV && !s->iclk) {
  439. /* Note that OMAP1 doesn't have a separate interface clock */
  440. error_setg(errp, "omap_i2c: iclk not connected");
  441. return;
  442. }
  443. }
  444. static Property omap_i2c_properties[] = {
  445. DEFINE_PROP_UINT8("revision", OMAPI2CState, revision, 0),
  446. DEFINE_PROP_PTR("iclk", OMAPI2CState, iclk),
  447. DEFINE_PROP_PTR("fclk", OMAPI2CState, fclk),
  448. DEFINE_PROP_END_OF_LIST(),
  449. };
  450. static void omap_i2c_class_init(ObjectClass *klass, void *data)
  451. {
  452. DeviceClass *dc = DEVICE_CLASS(klass);
  453. dc->props = omap_i2c_properties;
  454. dc->reset = omap_i2c_reset;
  455. /* Reason: pointer properties "iclk", "fclk" */
  456. dc->user_creatable = false;
  457. dc->realize = omap_i2c_realize;
  458. }
  459. static const TypeInfo omap_i2c_info = {
  460. .name = TYPE_OMAP_I2C,
  461. .parent = TYPE_SYS_BUS_DEVICE,
  462. .instance_size = sizeof(OMAPI2CState),
  463. .instance_init = omap_i2c_init,
  464. .class_init = omap_i2c_class_init,
  465. };
  466. static void omap_i2c_register_types(void)
  467. {
  468. type_register_static(&omap_i2c_info);
  469. }
  470. I2CBus *omap_i2c_bus(DeviceState *omap_i2c)
  471. {
  472. OMAPI2CState *s = OMAP_I2C(omap_i2c);
  473. return s->bus;
  474. }
  475. type_init(omap_i2c_register_types)