omap_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. /*
  2. * TI OMAP processors GPIO emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/irq.h"
  22. #include "hw/arm/omap.h"
  23. #include "hw/sysbus.h"
  24. #include "qemu/error-report.h"
  25. #include "qemu/module.h"
  26. #include "qapi/error.h"
  27. struct omap_gpio_s {
  28. qemu_irq irq;
  29. qemu_irq handler[16];
  30. uint16_t inputs;
  31. uint16_t outputs;
  32. uint16_t dir;
  33. uint16_t edge;
  34. uint16_t mask;
  35. uint16_t ints;
  36. uint16_t pins;
  37. };
  38. #define TYPE_OMAP1_GPIO "omap-gpio"
  39. #define OMAP1_GPIO(obj) \
  40. OBJECT_CHECK(struct omap_gpif_s, (obj), TYPE_OMAP1_GPIO)
  41. struct omap_gpif_s {
  42. SysBusDevice parent_obj;
  43. MemoryRegion iomem;
  44. int mpu_model;
  45. void *clk;
  46. struct omap_gpio_s omap1;
  47. };
  48. /* General-Purpose I/O of OMAP1 */
  49. static void omap_gpio_set(void *opaque, int line, int level)
  50. {
  51. struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1;
  52. uint16_t prev = s->inputs;
  53. if (level)
  54. s->inputs |= 1 << line;
  55. else
  56. s->inputs &= ~(1 << line);
  57. if (((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) &
  58. (1 << line) & s->dir & ~s->mask) {
  59. s->ints |= 1 << line;
  60. qemu_irq_raise(s->irq);
  61. }
  62. }
  63. static uint64_t omap_gpio_read(void *opaque, hwaddr addr,
  64. unsigned size)
  65. {
  66. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  67. int offset = addr & OMAP_MPUI_REG_MASK;
  68. if (size != 2) {
  69. return omap_badwidth_read16(opaque, addr);
  70. }
  71. switch (offset) {
  72. case 0x00: /* DATA_INPUT */
  73. return s->inputs & s->pins;
  74. case 0x04: /* DATA_OUTPUT */
  75. return s->outputs;
  76. case 0x08: /* DIRECTION_CONTROL */
  77. return s->dir;
  78. case 0x0c: /* INTERRUPT_CONTROL */
  79. return s->edge;
  80. case 0x10: /* INTERRUPT_MASK */
  81. return s->mask;
  82. case 0x14: /* INTERRUPT_STATUS */
  83. return s->ints;
  84. case 0x18: /* PIN_CONTROL (not in OMAP310) */
  85. OMAP_BAD_REG(addr);
  86. return s->pins;
  87. }
  88. OMAP_BAD_REG(addr);
  89. return 0;
  90. }
  91. static void omap_gpio_write(void *opaque, hwaddr addr,
  92. uint64_t value, unsigned size)
  93. {
  94. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  95. int offset = addr & OMAP_MPUI_REG_MASK;
  96. uint16_t diff;
  97. int ln;
  98. if (size != 2) {
  99. omap_badwidth_write16(opaque, addr, value);
  100. return;
  101. }
  102. switch (offset) {
  103. case 0x00: /* DATA_INPUT */
  104. OMAP_RO_REG(addr);
  105. return;
  106. case 0x04: /* DATA_OUTPUT */
  107. diff = (s->outputs ^ value) & ~s->dir;
  108. s->outputs = value;
  109. while ((ln = ctz32(diff)) != 32) {
  110. if (s->handler[ln])
  111. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  112. diff &= ~(1 << ln);
  113. }
  114. break;
  115. case 0x08: /* DIRECTION_CONTROL */
  116. diff = s->outputs & (s->dir ^ value);
  117. s->dir = value;
  118. value = s->outputs & ~s->dir;
  119. while ((ln = ctz32(diff)) != 32) {
  120. if (s->handler[ln])
  121. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  122. diff &= ~(1 << ln);
  123. }
  124. break;
  125. case 0x0c: /* INTERRUPT_CONTROL */
  126. s->edge = value;
  127. break;
  128. case 0x10: /* INTERRUPT_MASK */
  129. s->mask = value;
  130. break;
  131. case 0x14: /* INTERRUPT_STATUS */
  132. s->ints &= ~value;
  133. if (!s->ints)
  134. qemu_irq_lower(s->irq);
  135. break;
  136. case 0x18: /* PIN_CONTROL (not in OMAP310 TRM) */
  137. OMAP_BAD_REG(addr);
  138. s->pins = value;
  139. break;
  140. default:
  141. OMAP_BAD_REG(addr);
  142. return;
  143. }
  144. }
  145. /* *Some* sources say the memory region is 32-bit. */
  146. static const MemoryRegionOps omap_gpio_ops = {
  147. .read = omap_gpio_read,
  148. .write = omap_gpio_write,
  149. .endianness = DEVICE_NATIVE_ENDIAN,
  150. };
  151. static void omap_gpio_reset(struct omap_gpio_s *s)
  152. {
  153. s->inputs = 0;
  154. s->outputs = ~0;
  155. s->dir = ~0;
  156. s->edge = ~0;
  157. s->mask = ~0;
  158. s->ints = 0;
  159. s->pins = ~0;
  160. }
  161. struct omap2_gpio_s {
  162. qemu_irq irq[2];
  163. qemu_irq wkup;
  164. qemu_irq *handler;
  165. MemoryRegion iomem;
  166. uint8_t revision;
  167. uint8_t config[2];
  168. uint32_t inputs;
  169. uint32_t outputs;
  170. uint32_t dir;
  171. uint32_t level[2];
  172. uint32_t edge[2];
  173. uint32_t mask[2];
  174. uint32_t wumask;
  175. uint32_t ints[2];
  176. uint32_t debounce;
  177. uint8_t delay;
  178. };
  179. #define TYPE_OMAP2_GPIO "omap2-gpio"
  180. #define OMAP2_GPIO(obj) \
  181. OBJECT_CHECK(struct omap2_gpif_s, (obj), TYPE_OMAP2_GPIO)
  182. struct omap2_gpif_s {
  183. SysBusDevice parent_obj;
  184. MemoryRegion iomem;
  185. int mpu_model;
  186. void *iclk;
  187. void *fclk[6];
  188. int modulecount;
  189. struct omap2_gpio_s *modules;
  190. qemu_irq *handler;
  191. int autoidle;
  192. int gpo;
  193. };
  194. /* General-Purpose Interface of OMAP2/3 */
  195. static inline void omap2_gpio_module_int_update(struct omap2_gpio_s *s,
  196. int line)
  197. {
  198. qemu_set_irq(s->irq[line], s->ints[line] & s->mask[line]);
  199. }
  200. static void omap2_gpio_module_wake(struct omap2_gpio_s *s, int line)
  201. {
  202. if (!(s->config[0] & (1 << 2))) /* ENAWAKEUP */
  203. return;
  204. if (!(s->config[0] & (3 << 3))) /* Force Idle */
  205. return;
  206. if (!(s->wumask & (1 << line)))
  207. return;
  208. qemu_irq_raise(s->wkup);
  209. }
  210. static inline void omap2_gpio_module_out_update(struct omap2_gpio_s *s,
  211. uint32_t diff)
  212. {
  213. int ln;
  214. s->outputs ^= diff;
  215. diff &= ~s->dir;
  216. while ((ln = ctz32(diff)) != 32) {
  217. qemu_set_irq(s->handler[ln], (s->outputs >> ln) & 1);
  218. diff &= ~(1 << ln);
  219. }
  220. }
  221. static void omap2_gpio_module_level_update(struct omap2_gpio_s *s, int line)
  222. {
  223. s->ints[line] |= s->dir &
  224. ((s->inputs & s->level[1]) | (~s->inputs & s->level[0]));
  225. omap2_gpio_module_int_update(s, line);
  226. }
  227. static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line)
  228. {
  229. s->ints[0] |= 1 << line;
  230. omap2_gpio_module_int_update(s, 0);
  231. s->ints[1] |= 1 << line;
  232. omap2_gpio_module_int_update(s, 1);
  233. omap2_gpio_module_wake(s, line);
  234. }
  235. static void omap2_gpio_set(void *opaque, int line, int level)
  236. {
  237. struct omap2_gpif_s *p = opaque;
  238. struct omap2_gpio_s *s = &p->modules[line >> 5];
  239. line &= 31;
  240. if (level) {
  241. if (s->dir & (1 << line) & ((~s->inputs & s->edge[0]) | s->level[1]))
  242. omap2_gpio_module_int(s, line);
  243. s->inputs |= 1 << line;
  244. } else {
  245. if (s->dir & (1 << line) & ((s->inputs & s->edge[1]) | s->level[0]))
  246. omap2_gpio_module_int(s, line);
  247. s->inputs &= ~(1 << line);
  248. }
  249. }
  250. static void omap2_gpio_module_reset(struct omap2_gpio_s *s)
  251. {
  252. s->config[0] = 0;
  253. s->config[1] = 2;
  254. s->ints[0] = 0;
  255. s->ints[1] = 0;
  256. s->mask[0] = 0;
  257. s->mask[1] = 0;
  258. s->wumask = 0;
  259. s->dir = ~0;
  260. s->level[0] = 0;
  261. s->level[1] = 0;
  262. s->edge[0] = 0;
  263. s->edge[1] = 0;
  264. s->debounce = 0;
  265. s->delay = 0;
  266. }
  267. static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr)
  268. {
  269. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  270. switch (addr) {
  271. case 0x00: /* GPIO_REVISION */
  272. return s->revision;
  273. case 0x10: /* GPIO_SYSCONFIG */
  274. return s->config[0];
  275. case 0x14: /* GPIO_SYSSTATUS */
  276. return 0x01;
  277. case 0x18: /* GPIO_IRQSTATUS1 */
  278. return s->ints[0];
  279. case 0x1c: /* GPIO_IRQENABLE1 */
  280. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  281. case 0x64: /* GPIO_SETIRQENABLE1 */
  282. return s->mask[0];
  283. case 0x20: /* GPIO_WAKEUPENABLE */
  284. case 0x80: /* GPIO_CLEARWKUENA */
  285. case 0x84: /* GPIO_SETWKUENA */
  286. return s->wumask;
  287. case 0x28: /* GPIO_IRQSTATUS2 */
  288. return s->ints[1];
  289. case 0x2c: /* GPIO_IRQENABLE2 */
  290. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  291. case 0x74: /* GPIO_SETIREQNEABLE2 */
  292. return s->mask[1];
  293. case 0x30: /* GPIO_CTRL */
  294. return s->config[1];
  295. case 0x34: /* GPIO_OE */
  296. return s->dir;
  297. case 0x38: /* GPIO_DATAIN */
  298. return s->inputs;
  299. case 0x3c: /* GPIO_DATAOUT */
  300. case 0x90: /* GPIO_CLEARDATAOUT */
  301. case 0x94: /* GPIO_SETDATAOUT */
  302. return s->outputs;
  303. case 0x40: /* GPIO_LEVELDETECT0 */
  304. return s->level[0];
  305. case 0x44: /* GPIO_LEVELDETECT1 */
  306. return s->level[1];
  307. case 0x48: /* GPIO_RISINGDETECT */
  308. return s->edge[0];
  309. case 0x4c: /* GPIO_FALLINGDETECT */
  310. return s->edge[1];
  311. case 0x50: /* GPIO_DEBOUNCENABLE */
  312. return s->debounce;
  313. case 0x54: /* GPIO_DEBOUNCINGTIME */
  314. return s->delay;
  315. }
  316. OMAP_BAD_REG(addr);
  317. return 0;
  318. }
  319. static void omap2_gpio_module_write(void *opaque, hwaddr addr,
  320. uint32_t value)
  321. {
  322. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  323. uint32_t diff;
  324. int ln;
  325. switch (addr) {
  326. case 0x00: /* GPIO_REVISION */
  327. case 0x14: /* GPIO_SYSSTATUS */
  328. case 0x38: /* GPIO_DATAIN */
  329. OMAP_RO_REG(addr);
  330. break;
  331. case 0x10: /* GPIO_SYSCONFIG */
  332. if (((value >> 3) & 3) == 3)
  333. fprintf(stderr, "%s: bad IDLEMODE value\n", __func__);
  334. if (value & 2)
  335. omap2_gpio_module_reset(s);
  336. s->config[0] = value & 0x1d;
  337. break;
  338. case 0x18: /* GPIO_IRQSTATUS1 */
  339. if (s->ints[0] & value) {
  340. s->ints[0] &= ~value;
  341. omap2_gpio_module_level_update(s, 0);
  342. }
  343. break;
  344. case 0x1c: /* GPIO_IRQENABLE1 */
  345. s->mask[0] = value;
  346. omap2_gpio_module_int_update(s, 0);
  347. break;
  348. case 0x20: /* GPIO_WAKEUPENABLE */
  349. s->wumask = value;
  350. break;
  351. case 0x28: /* GPIO_IRQSTATUS2 */
  352. if (s->ints[1] & value) {
  353. s->ints[1] &= ~value;
  354. omap2_gpio_module_level_update(s, 1);
  355. }
  356. break;
  357. case 0x2c: /* GPIO_IRQENABLE2 */
  358. s->mask[1] = value;
  359. omap2_gpio_module_int_update(s, 1);
  360. break;
  361. case 0x30: /* GPIO_CTRL */
  362. s->config[1] = value & 7;
  363. break;
  364. case 0x34: /* GPIO_OE */
  365. diff = s->outputs & (s->dir ^ value);
  366. s->dir = value;
  367. value = s->outputs & ~s->dir;
  368. while ((ln = ctz32(diff)) != 32) {
  369. diff &= ~(1 << ln);
  370. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  371. }
  372. omap2_gpio_module_level_update(s, 0);
  373. omap2_gpio_module_level_update(s, 1);
  374. break;
  375. case 0x3c: /* GPIO_DATAOUT */
  376. omap2_gpio_module_out_update(s, s->outputs ^ value);
  377. break;
  378. case 0x40: /* GPIO_LEVELDETECT0 */
  379. s->level[0] = value;
  380. omap2_gpio_module_level_update(s, 0);
  381. omap2_gpio_module_level_update(s, 1);
  382. break;
  383. case 0x44: /* GPIO_LEVELDETECT1 */
  384. s->level[1] = value;
  385. omap2_gpio_module_level_update(s, 0);
  386. omap2_gpio_module_level_update(s, 1);
  387. break;
  388. case 0x48: /* GPIO_RISINGDETECT */
  389. s->edge[0] = value;
  390. break;
  391. case 0x4c: /* GPIO_FALLINGDETECT */
  392. s->edge[1] = value;
  393. break;
  394. case 0x50: /* GPIO_DEBOUNCENABLE */
  395. s->debounce = value;
  396. break;
  397. case 0x54: /* GPIO_DEBOUNCINGTIME */
  398. s->delay = value;
  399. break;
  400. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  401. s->mask[0] &= ~value;
  402. omap2_gpio_module_int_update(s, 0);
  403. break;
  404. case 0x64: /* GPIO_SETIRQENABLE1 */
  405. s->mask[0] |= value;
  406. omap2_gpio_module_int_update(s, 0);
  407. break;
  408. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  409. s->mask[1] &= ~value;
  410. omap2_gpio_module_int_update(s, 1);
  411. break;
  412. case 0x74: /* GPIO_SETIREQNEABLE2 */
  413. s->mask[1] |= value;
  414. omap2_gpio_module_int_update(s, 1);
  415. break;
  416. case 0x80: /* GPIO_CLEARWKUENA */
  417. s->wumask &= ~value;
  418. break;
  419. case 0x84: /* GPIO_SETWKUENA */
  420. s->wumask |= value;
  421. break;
  422. case 0x90: /* GPIO_CLEARDATAOUT */
  423. omap2_gpio_module_out_update(s, s->outputs & value);
  424. break;
  425. case 0x94: /* GPIO_SETDATAOUT */
  426. omap2_gpio_module_out_update(s, ~s->outputs & value);
  427. break;
  428. default:
  429. OMAP_BAD_REG(addr);
  430. return;
  431. }
  432. }
  433. static uint64_t omap2_gpio_module_readp(void *opaque, hwaddr addr,
  434. unsigned size)
  435. {
  436. return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3);
  437. }
  438. static void omap2_gpio_module_writep(void *opaque, hwaddr addr,
  439. uint64_t value, unsigned size)
  440. {
  441. uint32_t cur = 0;
  442. uint32_t mask = 0xffff;
  443. if (size == 4) {
  444. omap2_gpio_module_write(opaque, addr, value);
  445. return;
  446. }
  447. switch (addr & ~3) {
  448. case 0x00: /* GPIO_REVISION */
  449. case 0x14: /* GPIO_SYSSTATUS */
  450. case 0x38: /* GPIO_DATAIN */
  451. OMAP_RO_REG(addr);
  452. break;
  453. case 0x10: /* GPIO_SYSCONFIG */
  454. case 0x1c: /* GPIO_IRQENABLE1 */
  455. case 0x20: /* GPIO_WAKEUPENABLE */
  456. case 0x2c: /* GPIO_IRQENABLE2 */
  457. case 0x30: /* GPIO_CTRL */
  458. case 0x34: /* GPIO_OE */
  459. case 0x3c: /* GPIO_DATAOUT */
  460. case 0x40: /* GPIO_LEVELDETECT0 */
  461. case 0x44: /* GPIO_LEVELDETECT1 */
  462. case 0x48: /* GPIO_RISINGDETECT */
  463. case 0x4c: /* GPIO_FALLINGDETECT */
  464. case 0x50: /* GPIO_DEBOUNCENABLE */
  465. case 0x54: /* GPIO_DEBOUNCINGTIME */
  466. cur = omap2_gpio_module_read(opaque, addr & ~3) &
  467. ~(mask << ((addr & 3) << 3));
  468. /* Fall through. */
  469. case 0x18: /* GPIO_IRQSTATUS1 */
  470. case 0x28: /* GPIO_IRQSTATUS2 */
  471. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  472. case 0x64: /* GPIO_SETIRQENABLE1 */
  473. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  474. case 0x74: /* GPIO_SETIREQNEABLE2 */
  475. case 0x80: /* GPIO_CLEARWKUENA */
  476. case 0x84: /* GPIO_SETWKUENA */
  477. case 0x90: /* GPIO_CLEARDATAOUT */
  478. case 0x94: /* GPIO_SETDATAOUT */
  479. value <<= (addr & 3) << 3;
  480. omap2_gpio_module_write(opaque, addr, cur | value);
  481. break;
  482. default:
  483. OMAP_BAD_REG(addr);
  484. return;
  485. }
  486. }
  487. static const MemoryRegionOps omap2_gpio_module_ops = {
  488. .read = omap2_gpio_module_readp,
  489. .write = omap2_gpio_module_writep,
  490. .valid.min_access_size = 1,
  491. .valid.max_access_size = 4,
  492. .endianness = DEVICE_NATIVE_ENDIAN,
  493. };
  494. static void omap_gpif_reset(DeviceState *dev)
  495. {
  496. struct omap_gpif_s *s = OMAP1_GPIO(dev);
  497. omap_gpio_reset(&s->omap1);
  498. }
  499. static void omap2_gpif_reset(DeviceState *dev)
  500. {
  501. struct omap2_gpif_s *s = OMAP2_GPIO(dev);
  502. int i;
  503. for (i = 0; i < s->modulecount; i++) {
  504. omap2_gpio_module_reset(&s->modules[i]);
  505. }
  506. s->autoidle = 0;
  507. s->gpo = 0;
  508. }
  509. static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr,
  510. unsigned size)
  511. {
  512. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  513. switch (addr) {
  514. case 0x00: /* IPGENERICOCPSPL_REVISION */
  515. return 0x18;
  516. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  517. return s->autoidle;
  518. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  519. return 0x01;
  520. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  521. return 0x00;
  522. case 0x40: /* IPGENERICOCPSPL_GPO */
  523. return s->gpo;
  524. case 0x50: /* IPGENERICOCPSPL_GPI */
  525. return 0x00;
  526. }
  527. OMAP_BAD_REG(addr);
  528. return 0;
  529. }
  530. static void omap2_gpif_top_write(void *opaque, hwaddr addr,
  531. uint64_t value, unsigned size)
  532. {
  533. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  534. switch (addr) {
  535. case 0x00: /* IPGENERICOCPSPL_REVISION */
  536. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  537. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  538. case 0x50: /* IPGENERICOCPSPL_GPI */
  539. OMAP_RO_REG(addr);
  540. break;
  541. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  542. if (value & (1 << 1)) /* SOFTRESET */
  543. omap2_gpif_reset(DEVICE(s));
  544. s->autoidle = value & 1;
  545. break;
  546. case 0x40: /* IPGENERICOCPSPL_GPO */
  547. s->gpo = value & 1;
  548. break;
  549. default:
  550. OMAP_BAD_REG(addr);
  551. return;
  552. }
  553. }
  554. static const MemoryRegionOps omap2_gpif_top_ops = {
  555. .read = omap2_gpif_top_read,
  556. .write = omap2_gpif_top_write,
  557. .endianness = DEVICE_NATIVE_ENDIAN,
  558. };
  559. static void omap_gpio_init(Object *obj)
  560. {
  561. DeviceState *dev = DEVICE(obj);
  562. struct omap_gpif_s *s = OMAP1_GPIO(obj);
  563. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  564. qdev_init_gpio_in(dev, omap_gpio_set, 16);
  565. qdev_init_gpio_out(dev, s->omap1.handler, 16);
  566. sysbus_init_irq(sbd, &s->omap1.irq);
  567. memory_region_init_io(&s->iomem, obj, &omap_gpio_ops, &s->omap1,
  568. "omap.gpio", 0x1000);
  569. sysbus_init_mmio(sbd, &s->iomem);
  570. }
  571. static void omap_gpio_realize(DeviceState *dev, Error **errp)
  572. {
  573. struct omap_gpif_s *s = OMAP1_GPIO(dev);
  574. if (!s->clk) {
  575. error_setg(errp, "omap-gpio: clk not connected");
  576. }
  577. }
  578. static void omap2_gpio_realize(DeviceState *dev, Error **errp)
  579. {
  580. struct omap2_gpif_s *s = OMAP2_GPIO(dev);
  581. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  582. int i;
  583. if (!s->iclk) {
  584. error_setg(errp, "omap2-gpio: iclk not connected");
  585. return;
  586. }
  587. s->modulecount = s->mpu_model < omap2430 ? 4
  588. : s->mpu_model < omap3430 ? 5
  589. : 6;
  590. if (s->mpu_model < omap3430) {
  591. memory_region_init_io(&s->iomem, OBJECT(dev), &omap2_gpif_top_ops, s,
  592. "omap2.gpio", 0x1000);
  593. sysbus_init_mmio(sbd, &s->iomem);
  594. }
  595. s->modules = g_new0(struct omap2_gpio_s, s->modulecount);
  596. s->handler = g_new0(qemu_irq, s->modulecount * 32);
  597. qdev_init_gpio_in(dev, omap2_gpio_set, s->modulecount * 32);
  598. qdev_init_gpio_out(dev, s->handler, s->modulecount * 32);
  599. for (i = 0; i < s->modulecount; i++) {
  600. struct omap2_gpio_s *m = &s->modules[i];
  601. if (!s->fclk[i]) {
  602. error_setg(errp, "omap2-gpio: fclk%d not connected", i);
  603. return;
  604. }
  605. m->revision = (s->mpu_model < omap3430) ? 0x18 : 0x25;
  606. m->handler = &s->handler[i * 32];
  607. sysbus_init_irq(sbd, &m->irq[0]); /* mpu irq */
  608. sysbus_init_irq(sbd, &m->irq[1]); /* dsp irq */
  609. sysbus_init_irq(sbd, &m->wkup);
  610. memory_region_init_io(&m->iomem, OBJECT(dev), &omap2_gpio_module_ops, m,
  611. "omap.gpio-module", 0x1000);
  612. sysbus_init_mmio(sbd, &m->iomem);
  613. }
  614. }
  615. /* Using qdev pointer properties for the clocks is not ideal.
  616. * qdev should support a generic means of defining a 'port' with
  617. * an arbitrary interface for connecting two devices. Then we
  618. * could reframe the omap clock API in terms of clock ports,
  619. * and get some type safety. For now the best qdev provides is
  620. * passing an arbitrary pointer.
  621. * (It's not possible to pass in the string which is the clock
  622. * name, because this device does not have the necessary information
  623. * (ie the struct omap_mpu_state_s*) to do the clockname to pointer
  624. * translation.)
  625. */
  626. static Property omap_gpio_properties[] = {
  627. DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0),
  628. DEFINE_PROP_PTR("clk", struct omap_gpif_s, clk),
  629. DEFINE_PROP_END_OF_LIST(),
  630. };
  631. static void omap_gpio_class_init(ObjectClass *klass, void *data)
  632. {
  633. DeviceClass *dc = DEVICE_CLASS(klass);
  634. dc->realize = omap_gpio_realize;
  635. dc->reset = omap_gpif_reset;
  636. dc->props = omap_gpio_properties;
  637. /* Reason: pointer property "clk" */
  638. dc->user_creatable = false;
  639. }
  640. static const TypeInfo omap_gpio_info = {
  641. .name = TYPE_OMAP1_GPIO,
  642. .parent = TYPE_SYS_BUS_DEVICE,
  643. .instance_size = sizeof(struct omap_gpif_s),
  644. .instance_init = omap_gpio_init,
  645. .class_init = omap_gpio_class_init,
  646. };
  647. static Property omap2_gpio_properties[] = {
  648. DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0),
  649. DEFINE_PROP_PTR("iclk", struct omap2_gpif_s, iclk),
  650. DEFINE_PROP_PTR("fclk0", struct omap2_gpif_s, fclk[0]),
  651. DEFINE_PROP_PTR("fclk1", struct omap2_gpif_s, fclk[1]),
  652. DEFINE_PROP_PTR("fclk2", struct omap2_gpif_s, fclk[2]),
  653. DEFINE_PROP_PTR("fclk3", struct omap2_gpif_s, fclk[3]),
  654. DEFINE_PROP_PTR("fclk4", struct omap2_gpif_s, fclk[4]),
  655. DEFINE_PROP_PTR("fclk5", struct omap2_gpif_s, fclk[5]),
  656. DEFINE_PROP_END_OF_LIST(),
  657. };
  658. static void omap2_gpio_class_init(ObjectClass *klass, void *data)
  659. {
  660. DeviceClass *dc = DEVICE_CLASS(klass);
  661. dc->realize = omap2_gpio_realize;
  662. dc->reset = omap2_gpif_reset;
  663. dc->props = omap2_gpio_properties;
  664. /* Reason: pointer properties "iclk", "fclk0", ..., "fclk5" */
  665. dc->user_creatable = false;
  666. }
  667. static const TypeInfo omap2_gpio_info = {
  668. .name = TYPE_OMAP2_GPIO,
  669. .parent = TYPE_SYS_BUS_DEVICE,
  670. .instance_size = sizeof(struct omap2_gpif_s),
  671. .class_init = omap2_gpio_class_init,
  672. };
  673. static void omap_gpio_register_types(void)
  674. {
  675. type_register_static(&omap_gpio_info);
  676. type_register_static(&omap2_gpio_info);
  677. }
  678. type_init(omap_gpio_register_types)