omap_i2c.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * TI OMAP on-chip I2C controller. Only "new I2C" mode supported.
  3. *
  4. * Copyright (C) 2007 Andrzej Zaborowski <balrog@zabor.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qemu/log.h"
  21. #include "qemu/module.h"
  22. #include "hw/hw.h"
  23. #include "hw/i2c/i2c.h"
  24. #include "hw/irq.h"
  25. #include "hw/arm/omap.h"
  26. #include "hw/sysbus.h"
  27. #include "qemu/error-report.h"
  28. #include "qapi/error.h"
  29. #define TYPE_OMAP_I2C "omap_i2c"
  30. #define OMAP_I2C(obj) OBJECT_CHECK(OMAPI2CState, (obj), TYPE_OMAP_I2C)
  31. typedef struct OMAPI2CState {
  32. SysBusDevice parent_obj;
  33. MemoryRegion iomem;
  34. qemu_irq irq;
  35. qemu_irq drq[2];
  36. I2CBus *bus;
  37. uint8_t revision;
  38. void *iclk;
  39. void *fclk;
  40. uint8_t mask;
  41. uint16_t stat;
  42. uint16_t dma;
  43. uint16_t count;
  44. int count_cur;
  45. uint32_t fifo;
  46. int rxlen;
  47. int txlen;
  48. uint16_t control;
  49. uint16_t addr[2];
  50. uint8_t divider;
  51. uint8_t times[2];
  52. uint16_t test;
  53. } OMAPI2CState;
  54. #define OMAP2_INTR_REV 0x34
  55. #define OMAP2_GC_REV 0x34
  56. static void omap_i2c_interrupts_update(OMAPI2CState *s)
  57. {
  58. qemu_set_irq(s->irq, s->stat & s->mask);
  59. if ((s->dma >> 15) & 1) /* RDMA_EN */
  60. qemu_set_irq(s->drq[0], (s->stat >> 3) & 1); /* RRDY */
  61. if ((s->dma >> 7) & 1) /* XDMA_EN */
  62. qemu_set_irq(s->drq[1], (s->stat >> 4) & 1); /* XRDY */
  63. }
  64. static void omap_i2c_fifo_run(OMAPI2CState *s)
  65. {
  66. int ack = 1;
  67. if (!i2c_bus_busy(s->bus))
  68. return;
  69. if ((s->control >> 2) & 1) { /* RM */
  70. if ((s->control >> 1) & 1) { /* STP */
  71. i2c_end_transfer(s->bus);
  72. s->control &= ~(1 << 1); /* STP */
  73. s->count_cur = s->count;
  74. s->txlen = 0;
  75. } else if ((s->control >> 9) & 1) { /* TRX */
  76. while (ack && s->txlen)
  77. ack = (i2c_send(s->bus,
  78. (s->fifo >> ((-- s->txlen) << 3)) &
  79. 0xff) >= 0);
  80. s->stat |= 1 << 4; /* XRDY */
  81. } else {
  82. while (s->rxlen < 4)
  83. s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
  84. s->stat |= 1 << 3; /* RRDY */
  85. }
  86. } else {
  87. if ((s->control >> 9) & 1) { /* TRX */
  88. while (ack && s->count_cur && s->txlen) {
  89. ack = (i2c_send(s->bus,
  90. (s->fifo >> ((-- s->txlen) << 3)) &
  91. 0xff) >= 0);
  92. s->count_cur --;
  93. }
  94. if (ack && s->count_cur)
  95. s->stat |= 1 << 4; /* XRDY */
  96. else
  97. s->stat &= ~(1 << 4); /* XRDY */
  98. if (!s->count_cur) {
  99. s->stat |= 1 << 2; /* ARDY */
  100. s->control &= ~(1 << 10); /* MST */
  101. }
  102. } else {
  103. while (s->count_cur && s->rxlen < 4) {
  104. s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
  105. s->count_cur --;
  106. }
  107. if (s->rxlen)
  108. s->stat |= 1 << 3; /* RRDY */
  109. else
  110. s->stat &= ~(1 << 3); /* RRDY */
  111. }
  112. if (!s->count_cur) {
  113. if ((s->control >> 1) & 1) { /* STP */
  114. i2c_end_transfer(s->bus);
  115. s->control &= ~(1 << 1); /* STP */
  116. s->count_cur = s->count;
  117. s->txlen = 0;
  118. } else {
  119. s->stat |= 1 << 2; /* ARDY */
  120. s->control &= ~(1 << 10); /* MST */
  121. }
  122. }
  123. }
  124. s->stat |= (!ack) << 1; /* NACK */
  125. if (!ack)
  126. s->control &= ~(1 << 1); /* STP */
  127. }
  128. static void omap_i2c_reset(DeviceState *dev)
  129. {
  130. OMAPI2CState *s = OMAP_I2C(dev);
  131. s->mask = 0;
  132. s->stat = 0;
  133. s->dma = 0;
  134. s->count = 0;
  135. s->count_cur = 0;
  136. s->fifo = 0;
  137. s->rxlen = 0;
  138. s->txlen = 0;
  139. s->control = 0;
  140. s->addr[0] = 0;
  141. s->addr[1] = 0;
  142. s->divider = 0;
  143. s->times[0] = 0;
  144. s->times[1] = 0;
  145. s->test = 0;
  146. }
  147. static uint32_t omap_i2c_read(void *opaque, hwaddr addr)
  148. {
  149. OMAPI2CState *s = opaque;
  150. int offset = addr & OMAP_MPUI_REG_MASK;
  151. uint16_t ret;
  152. switch (offset) {
  153. case 0x00: /* I2C_REV */
  154. return s->revision; /* REV */
  155. case 0x04: /* I2C_IE */
  156. return s->mask;
  157. case 0x08: /* I2C_STAT */
  158. return s->stat | (i2c_bus_busy(s->bus) << 12);
  159. case 0x0c: /* I2C_IV */
  160. if (s->revision >= OMAP2_INTR_REV)
  161. break;
  162. ret = ctz32(s->stat & s->mask);
  163. if (ret != 32) {
  164. s->stat ^= 1 << ret;
  165. ret++;
  166. } else {
  167. ret = 0;
  168. }
  169. omap_i2c_interrupts_update(s);
  170. return ret;
  171. case 0x10: /* I2C_SYSS */
  172. return (s->control >> 15) & 1; /* I2C_EN */
  173. case 0x14: /* I2C_BUF */
  174. return s->dma;
  175. case 0x18: /* I2C_CNT */
  176. return s->count_cur; /* DCOUNT */
  177. case 0x1c: /* I2C_DATA */
  178. ret = 0;
  179. if (s->control & (1 << 14)) { /* BE */
  180. ret |= ((s->fifo >> 0) & 0xff) << 8;
  181. ret |= ((s->fifo >> 8) & 0xff) << 0;
  182. } else {
  183. ret |= ((s->fifo >> 8) & 0xff) << 8;
  184. ret |= ((s->fifo >> 0) & 0xff) << 0;
  185. }
  186. if (s->rxlen == 1) {
  187. s->stat |= 1 << 15; /* SBD */
  188. s->rxlen = 0;
  189. } else if (s->rxlen > 1) {
  190. if (s->rxlen > 2)
  191. s->fifo >>= 16;
  192. s->rxlen -= 2;
  193. } else {
  194. /* XXX: remote access (qualifier) error - what's that? */
  195. }
  196. if (!s->rxlen) {
  197. s->stat &= ~(1 << 3); /* RRDY */
  198. if (((s->control >> 10) & 1) && /* MST */
  199. ((~s->control >> 9) & 1)) { /* TRX */
  200. s->stat |= 1 << 2; /* ARDY */
  201. s->control &= ~(1 << 10); /* MST */
  202. }
  203. }
  204. s->stat &= ~(1 << 11); /* ROVR */
  205. omap_i2c_fifo_run(s);
  206. omap_i2c_interrupts_update(s);
  207. return ret;
  208. case 0x20: /* I2C_SYSC */
  209. return 0;
  210. case 0x24: /* I2C_CON */
  211. return s->control;
  212. case 0x28: /* I2C_OA */
  213. return s->addr[0];
  214. case 0x2c: /* I2C_SA */
  215. return s->addr[1];
  216. case 0x30: /* I2C_PSC */
  217. return s->divider;
  218. case 0x34: /* I2C_SCLL */
  219. return s->times[0];
  220. case 0x38: /* I2C_SCLH */
  221. return s->times[1];
  222. case 0x3c: /* I2C_SYSTEST */
  223. if (s->test & (1 << 15)) { /* ST_EN */
  224. s->test ^= 0xa;
  225. return s->test;
  226. } else
  227. return s->test & ~0x300f;
  228. }
  229. OMAP_BAD_REG(addr);
  230. return 0;
  231. }
  232. static void omap_i2c_write(void *opaque, hwaddr addr,
  233. uint32_t value)
  234. {
  235. OMAPI2CState *s = opaque;
  236. int offset = addr & OMAP_MPUI_REG_MASK;
  237. int nack;
  238. switch (offset) {
  239. case 0x00: /* I2C_REV */
  240. case 0x0c: /* I2C_IV */
  241. case 0x10: /* I2C_SYSS */
  242. OMAP_RO_REG(addr);
  243. return;
  244. case 0x04: /* I2C_IE */
  245. s->mask = value & (s->revision < OMAP2_GC_REV ? 0x1f : 0x3f);
  246. break;
  247. case 0x08: /* I2C_STAT */
  248. if (s->revision < OMAP2_INTR_REV) {
  249. OMAP_RO_REG(addr);
  250. return;
  251. }
  252. /* RRDY and XRDY are reset by hardware. (in all versions???) */
  253. s->stat &= ~(value & 0x27);
  254. omap_i2c_interrupts_update(s);
  255. break;
  256. case 0x14: /* I2C_BUF */
  257. s->dma = value & 0x8080;
  258. if (value & (1 << 15)) /* RDMA_EN */
  259. s->mask &= ~(1 << 3); /* RRDY_IE */
  260. if (value & (1 << 7)) /* XDMA_EN */
  261. s->mask &= ~(1 << 4); /* XRDY_IE */
  262. break;
  263. case 0x18: /* I2C_CNT */
  264. s->count = value; /* DCOUNT */
  265. break;
  266. case 0x1c: /* I2C_DATA */
  267. if (s->txlen > 2) {
  268. /* XXX: remote access (qualifier) error - what's that? */
  269. break;
  270. }
  271. s->fifo <<= 16;
  272. s->txlen += 2;
  273. if (s->control & (1 << 14)) { /* BE */
  274. s->fifo |= ((value >> 8) & 0xff) << 8;
  275. s->fifo |= ((value >> 0) & 0xff) << 0;
  276. } else {
  277. s->fifo |= ((value >> 0) & 0xff) << 8;
  278. s->fifo |= ((value >> 8) & 0xff) << 0;
  279. }
  280. s->stat &= ~(1 << 10); /* XUDF */
  281. if (s->txlen > 2)
  282. s->stat &= ~(1 << 4); /* XRDY */
  283. omap_i2c_fifo_run(s);
  284. omap_i2c_interrupts_update(s);
  285. break;
  286. case 0x20: /* I2C_SYSC */
  287. if (s->revision < OMAP2_INTR_REV) {
  288. OMAP_BAD_REG(addr);
  289. return;
  290. }
  291. if (value & 2) {
  292. omap_i2c_reset(DEVICE(s));
  293. }
  294. break;
  295. case 0x24: /* I2C_CON */
  296. s->control = value & 0xcf87;
  297. if (~value & (1 << 15)) { /* I2C_EN */
  298. if (s->revision < OMAP2_INTR_REV) {
  299. omap_i2c_reset(DEVICE(s));
  300. }
  301. break;
  302. }
  303. if ((value & (1 << 15)) && !(value & (1 << 10))) { /* MST */
  304. qemu_log_mask(LOG_UNIMP, "%s: I^2C slave mode not supported\n",
  305. __func__);
  306. break;
  307. }
  308. if ((value & (1 << 15)) && value & (1 << 8)) { /* XA */
  309. qemu_log_mask(LOG_UNIMP,
  310. "%s: 10-bit addressing mode not supported\n",
  311. __func__);
  312. break;
  313. }
  314. if ((value & (1 << 15)) && value & (1 << 0)) { /* STT */
  315. nack = !!i2c_start_transfer(s->bus, s->addr[1], /* SA */
  316. (~value >> 9) & 1); /* TRX */
  317. s->stat |= nack << 1; /* NACK */
  318. s->control &= ~(1 << 0); /* STT */
  319. s->fifo = 0;
  320. if (nack)
  321. s->control &= ~(1 << 1); /* STP */
  322. else {
  323. s->count_cur = s->count;
  324. omap_i2c_fifo_run(s);
  325. }
  326. omap_i2c_interrupts_update(s);
  327. }
  328. break;
  329. case 0x28: /* I2C_OA */
  330. s->addr[0] = value & 0x3ff;
  331. break;
  332. case 0x2c: /* I2C_SA */
  333. s->addr[1] = value & 0x3ff;
  334. break;
  335. case 0x30: /* I2C_PSC */
  336. s->divider = value;
  337. break;
  338. case 0x34: /* I2C_SCLL */
  339. s->times[0] = value;
  340. break;
  341. case 0x38: /* I2C_SCLH */
  342. s->times[1] = value;
  343. break;
  344. case 0x3c: /* I2C_SYSTEST */
  345. s->test = value & 0xf80f;
  346. if (value & (1 << 11)) /* SBB */
  347. if (s->revision >= OMAP2_INTR_REV) {
  348. s->stat |= 0x3f;
  349. omap_i2c_interrupts_update(s);
  350. }
  351. if (value & (1 << 15)) { /* ST_EN */
  352. qemu_log_mask(LOG_UNIMP,
  353. "%s: System Test not supported\n", __func__);
  354. }
  355. break;
  356. default:
  357. OMAP_BAD_REG(addr);
  358. return;
  359. }
  360. }
  361. static void omap_i2c_writeb(void *opaque, hwaddr addr,
  362. uint32_t value)
  363. {
  364. OMAPI2CState *s = opaque;
  365. int offset = addr & OMAP_MPUI_REG_MASK;
  366. switch (offset) {
  367. case 0x1c: /* I2C_DATA */
  368. if (s->txlen > 2) {
  369. /* XXX: remote access (qualifier) error - what's that? */
  370. break;
  371. }
  372. s->fifo <<= 8;
  373. s->txlen += 1;
  374. s->fifo |= value & 0xff;
  375. s->stat &= ~(1 << 10); /* XUDF */
  376. if (s->txlen > 2)
  377. s->stat &= ~(1 << 4); /* XRDY */
  378. omap_i2c_fifo_run(s);
  379. omap_i2c_interrupts_update(s);
  380. break;
  381. default:
  382. OMAP_BAD_REG(addr);
  383. return;
  384. }
  385. }
  386. static uint64_t omap_i2c_readfn(void *opaque, hwaddr addr,
  387. unsigned size)
  388. {
  389. switch (size) {
  390. case 2:
  391. return omap_i2c_read(opaque, addr);
  392. default:
  393. return omap_badwidth_read16(opaque, addr);
  394. }
  395. }
  396. static void omap_i2c_writefn(void *opaque, hwaddr addr,
  397. uint64_t value, unsigned size)
  398. {
  399. switch (size) {
  400. case 1:
  401. /* Only the last fifo write can be 8 bit. */
  402. omap_i2c_writeb(opaque, addr, value);
  403. break;
  404. case 2:
  405. omap_i2c_write(opaque, addr, value);
  406. break;
  407. default:
  408. omap_badwidth_write16(opaque, addr, value);
  409. break;
  410. }
  411. }
  412. static const MemoryRegionOps omap_i2c_ops = {
  413. .read = omap_i2c_readfn,
  414. .write = omap_i2c_writefn,
  415. .valid.min_access_size = 1,
  416. .valid.max_access_size = 4,
  417. .endianness = DEVICE_NATIVE_ENDIAN,
  418. };
  419. static void omap_i2c_init(Object *obj)
  420. {
  421. DeviceState *dev = DEVICE(obj);
  422. OMAPI2CState *s = OMAP_I2C(obj);
  423. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  424. sysbus_init_irq(sbd, &s->irq);
  425. sysbus_init_irq(sbd, &s->drq[0]);
  426. sysbus_init_irq(sbd, &s->drq[1]);
  427. sysbus_init_mmio(sbd, &s->iomem);
  428. s->bus = i2c_init_bus(dev, NULL);
  429. }
  430. static void omap_i2c_realize(DeviceState *dev, Error **errp)
  431. {
  432. OMAPI2CState *s = OMAP_I2C(dev);
  433. memory_region_init_io(&s->iomem, OBJECT(dev), &omap_i2c_ops, s, "omap.i2c",
  434. (s->revision < OMAP2_INTR_REV) ? 0x800 : 0x1000);
  435. if (!s->fclk) {
  436. error_setg(errp, "omap_i2c: fclk not connected");
  437. return;
  438. }
  439. if (s->revision >= OMAP2_INTR_REV && !s->iclk) {
  440. /* Note that OMAP1 doesn't have a separate interface clock */
  441. error_setg(errp, "omap_i2c: iclk not connected");
  442. return;
  443. }
  444. }
  445. static Property omap_i2c_properties[] = {
  446. DEFINE_PROP_UINT8("revision", OMAPI2CState, revision, 0),
  447. DEFINE_PROP_PTR("iclk", OMAPI2CState, iclk),
  448. DEFINE_PROP_PTR("fclk", OMAPI2CState, fclk),
  449. DEFINE_PROP_END_OF_LIST(),
  450. };
  451. static void omap_i2c_class_init(ObjectClass *klass, void *data)
  452. {
  453. DeviceClass *dc = DEVICE_CLASS(klass);
  454. dc->props = omap_i2c_properties;
  455. dc->reset = omap_i2c_reset;
  456. /* Reason: pointer properties "iclk", "fclk" */
  457. dc->user_creatable = false;
  458. dc->realize = omap_i2c_realize;
  459. }
  460. static const TypeInfo omap_i2c_info = {
  461. .name = TYPE_OMAP_I2C,
  462. .parent = TYPE_SYS_BUS_DEVICE,
  463. .instance_size = sizeof(OMAPI2CState),
  464. .instance_init = omap_i2c_init,
  465. .class_init = omap_i2c_class_init,
  466. };
  467. static void omap_i2c_register_types(void)
  468. {
  469. type_register_static(&omap_i2c_info);
  470. }
  471. I2CBus *omap_i2c_bus(DeviceState *omap_i2c)
  472. {
  473. OMAPI2CState *s = OMAP_I2C(omap_i2c);
  474. return s->bus;
  475. }
  476. type_init(omap_i2c_register_types)