aspeed_i3c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * ASPEED I3C Controller
  3. *
  4. * Copyright (C) 2021 ASPEED Technology Inc.
  5. *
  6. * This code is licensed under the GPL version 2 or later. See
  7. * the COPYING file in the top-level directory.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu/log.h"
  11. #include "qemu/error-report.h"
  12. #include "hw/misc/aspeed_i3c.h"
  13. #include "hw/registerfields.h"
  14. #include "hw/qdev-properties.h"
  15. #include "qapi/error.h"
  16. #include "migration/vmstate.h"
  17. #include "trace.h"
  18. /* I3C Controller Registers */
  19. REG32(I3C1_REG0, 0x10)
  20. REG32(I3C1_REG1, 0x14)
  21. FIELD(I3C1_REG1, I2C_MODE, 0, 1)
  22. FIELD(I3C1_REG1, SA_EN, 15, 1)
  23. REG32(I3C2_REG0, 0x20)
  24. REG32(I3C2_REG1, 0x24)
  25. FIELD(I3C2_REG1, I2C_MODE, 0, 1)
  26. FIELD(I3C2_REG1, SA_EN, 15, 1)
  27. REG32(I3C3_REG0, 0x30)
  28. REG32(I3C3_REG1, 0x34)
  29. FIELD(I3C3_REG1, I2C_MODE, 0, 1)
  30. FIELD(I3C3_REG1, SA_EN, 15, 1)
  31. REG32(I3C4_REG0, 0x40)
  32. REG32(I3C4_REG1, 0x44)
  33. FIELD(I3C4_REG1, I2C_MODE, 0, 1)
  34. FIELD(I3C4_REG1, SA_EN, 15, 1)
  35. REG32(I3C5_REG0, 0x50)
  36. REG32(I3C5_REG1, 0x54)
  37. FIELD(I3C5_REG1, I2C_MODE, 0, 1)
  38. FIELD(I3C5_REG1, SA_EN, 15, 1)
  39. REG32(I3C6_REG0, 0x60)
  40. REG32(I3C6_REG1, 0x64)
  41. FIELD(I3C6_REG1, I2C_MODE, 0, 1)
  42. FIELD(I3C6_REG1, SA_EN, 15, 1)
  43. /* I3C Device Registers */
  44. REG32(DEVICE_CTRL, 0x00)
  45. REG32(DEVICE_ADDR, 0x04)
  46. REG32(HW_CAPABILITY, 0x08)
  47. REG32(COMMAND_QUEUE_PORT, 0x0c)
  48. REG32(RESPONSE_QUEUE_PORT, 0x10)
  49. REG32(RX_TX_DATA_PORT, 0x14)
  50. REG32(IBI_QUEUE_STATUS, 0x18)
  51. REG32(IBI_QUEUE_DATA, 0x18)
  52. REG32(QUEUE_THLD_CTRL, 0x1c)
  53. REG32(DATA_BUFFER_THLD_CTRL, 0x20)
  54. REG32(IBI_QUEUE_CTRL, 0x24)
  55. REG32(IBI_MR_REQ_REJECT, 0x2c)
  56. REG32(IBI_SIR_REQ_REJECT, 0x30)
  57. REG32(RESET_CTRL, 0x34)
  58. REG32(SLV_EVENT_CTRL, 0x38)
  59. REG32(INTR_STATUS, 0x3c)
  60. REG32(INTR_STATUS_EN, 0x40)
  61. REG32(INTR_SIGNAL_EN, 0x44)
  62. REG32(INTR_FORCE, 0x48)
  63. REG32(QUEUE_STATUS_LEVEL, 0x4c)
  64. REG32(DATA_BUFFER_STATUS_LEVEL, 0x50)
  65. REG32(PRESENT_STATE, 0x54)
  66. REG32(CCC_DEVICE_STATUS, 0x58)
  67. REG32(DEVICE_ADDR_TABLE_POINTER, 0x5c)
  68. FIELD(DEVICE_ADDR_TABLE_POINTER, DEPTH, 16, 16)
  69. FIELD(DEVICE_ADDR_TABLE_POINTER, ADDR, 0, 16)
  70. REG32(DEV_CHAR_TABLE_POINTER, 0x60)
  71. REG32(VENDOR_SPECIFIC_REG_POINTER, 0x6c)
  72. REG32(SLV_MIPI_PID_VALUE, 0x70)
  73. REG32(SLV_PID_VALUE, 0x74)
  74. REG32(SLV_CHAR_CTRL, 0x78)
  75. REG32(SLV_MAX_LEN, 0x7c)
  76. REG32(MAX_READ_TURNAROUND, 0x80)
  77. REG32(MAX_DATA_SPEED, 0x84)
  78. REG32(SLV_DEBUG_STATUS, 0x88)
  79. REG32(SLV_INTR_REQ, 0x8c)
  80. REG32(DEVICE_CTRL_EXTENDED, 0xb0)
  81. REG32(SCL_I3C_OD_TIMING, 0xb4)
  82. REG32(SCL_I3C_PP_TIMING, 0xb8)
  83. REG32(SCL_I2C_FM_TIMING, 0xbc)
  84. REG32(SCL_I2C_FMP_TIMING, 0xc0)
  85. REG32(SCL_EXT_LCNT_TIMING, 0xc8)
  86. REG32(SCL_EXT_TERMN_LCNT_TIMING, 0xcc)
  87. REG32(BUS_FREE_TIMING, 0xd4)
  88. REG32(BUS_IDLE_TIMING, 0xd8)
  89. REG32(I3C_VER_ID, 0xe0)
  90. REG32(I3C_VER_TYPE, 0xe4)
  91. REG32(EXTENDED_CAPABILITY, 0xe8)
  92. REG32(SLAVE_CONFIG, 0xec)
  93. static const uint32_t ast2600_i3c_device_resets[ASPEED_I3C_DEVICE_NR_REGS] = {
  94. [R_HW_CAPABILITY] = 0x000e00bf,
  95. [R_QUEUE_THLD_CTRL] = 0x01000101,
  96. [R_I3C_VER_ID] = 0x3130302a,
  97. [R_I3C_VER_TYPE] = 0x6c633033,
  98. [R_DEVICE_ADDR_TABLE_POINTER] = 0x00080280,
  99. [R_DEV_CHAR_TABLE_POINTER] = 0x00020200,
  100. [A_VENDOR_SPECIFIC_REG_POINTER] = 0x000000b0,
  101. [R_SLV_MAX_LEN] = 0x00ff00ff,
  102. };
  103. static uint64_t aspeed_i3c_device_read(void *opaque, hwaddr offset,
  104. unsigned size)
  105. {
  106. AspeedI3CDevice *s = ASPEED_I3C_DEVICE(opaque);
  107. uint32_t addr = offset >> 2;
  108. uint64_t value;
  109. switch (addr) {
  110. case R_COMMAND_QUEUE_PORT:
  111. value = 0;
  112. break;
  113. default:
  114. value = s->regs[addr];
  115. break;
  116. }
  117. trace_aspeed_i3c_device_read(s->id, offset, value);
  118. return value;
  119. }
  120. static void aspeed_i3c_device_write(void *opaque, hwaddr offset,
  121. uint64_t value, unsigned size)
  122. {
  123. AspeedI3CDevice *s = ASPEED_I3C_DEVICE(opaque);
  124. uint32_t addr = offset >> 2;
  125. trace_aspeed_i3c_device_write(s->id, offset, value);
  126. switch (addr) {
  127. case R_HW_CAPABILITY:
  128. case R_RESPONSE_QUEUE_PORT:
  129. case R_IBI_QUEUE_DATA:
  130. case R_QUEUE_STATUS_LEVEL:
  131. case R_PRESENT_STATE:
  132. case R_CCC_DEVICE_STATUS:
  133. case R_DEVICE_ADDR_TABLE_POINTER:
  134. case R_VENDOR_SPECIFIC_REG_POINTER:
  135. case R_SLV_CHAR_CTRL:
  136. case R_SLV_MAX_LEN:
  137. case R_MAX_READ_TURNAROUND:
  138. case R_I3C_VER_ID:
  139. case R_I3C_VER_TYPE:
  140. case R_EXTENDED_CAPABILITY:
  141. qemu_log_mask(LOG_GUEST_ERROR,
  142. "%s: write to readonly register[0x%02" HWADDR_PRIx
  143. "] = 0x%08" PRIx64 "\n",
  144. __func__, offset, value);
  145. break;
  146. case R_RX_TX_DATA_PORT:
  147. break;
  148. case R_RESET_CTRL:
  149. break;
  150. default:
  151. s->regs[addr] = value;
  152. break;
  153. }
  154. }
  155. static const VMStateDescription aspeed_i3c_device_vmstate = {
  156. .name = TYPE_ASPEED_I3C,
  157. .version_id = 1,
  158. .minimum_version_id = 1,
  159. .fields = (VMStateField[]){
  160. VMSTATE_UINT32_ARRAY(regs, AspeedI3CDevice, ASPEED_I3C_DEVICE_NR_REGS),
  161. VMSTATE_END_OF_LIST(),
  162. }
  163. };
  164. static const MemoryRegionOps aspeed_i3c_device_ops = {
  165. .read = aspeed_i3c_device_read,
  166. .write = aspeed_i3c_device_write,
  167. .endianness = DEVICE_LITTLE_ENDIAN,
  168. };
  169. static void aspeed_i3c_device_reset(DeviceState *dev)
  170. {
  171. AspeedI3CDevice *s = ASPEED_I3C_DEVICE(dev);
  172. memcpy(s->regs, ast2600_i3c_device_resets, sizeof(s->regs));
  173. }
  174. static void aspeed_i3c_device_realize(DeviceState *dev, Error **errp)
  175. {
  176. AspeedI3CDevice *s = ASPEED_I3C_DEVICE(dev);
  177. g_autofree char *name = g_strdup_printf(TYPE_ASPEED_I3C_DEVICE ".%d",
  178. s->id);
  179. sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq);
  180. memory_region_init_io(&s->mr, OBJECT(s), &aspeed_i3c_device_ops,
  181. s, name, ASPEED_I3C_DEVICE_NR_REGS << 2);
  182. }
  183. static uint64_t aspeed_i3c_read(void *opaque, hwaddr addr, unsigned int size)
  184. {
  185. AspeedI3CState *s = ASPEED_I3C(opaque);
  186. uint64_t val = 0;
  187. val = s->regs[addr >> 2];
  188. trace_aspeed_i3c_read(addr, val);
  189. return val;
  190. }
  191. static void aspeed_i3c_write(void *opaque,
  192. hwaddr addr,
  193. uint64_t data,
  194. unsigned int size)
  195. {
  196. AspeedI3CState *s = ASPEED_I3C(opaque);
  197. trace_aspeed_i3c_write(addr, data);
  198. addr >>= 2;
  199. /* I3C controller register */
  200. switch (addr) {
  201. case R_I3C1_REG1:
  202. case R_I3C2_REG1:
  203. case R_I3C3_REG1:
  204. case R_I3C4_REG1:
  205. case R_I3C5_REG1:
  206. case R_I3C6_REG1:
  207. if (data & R_I3C1_REG1_I2C_MODE_MASK) {
  208. qemu_log_mask(LOG_UNIMP,
  209. "%s: Unsupported I2C mode [0x%08" HWADDR_PRIx
  210. "]=%08" PRIx64 "\n",
  211. __func__, addr << 2, data);
  212. break;
  213. }
  214. if (data & R_I3C1_REG1_SA_EN_MASK) {
  215. qemu_log_mask(LOG_UNIMP,
  216. "%s: Unsupported slave mode [%08" HWADDR_PRIx
  217. "]=0x%08" PRIx64 "\n",
  218. __func__, addr << 2, data);
  219. break;
  220. }
  221. s->regs[addr] = data;
  222. break;
  223. default:
  224. s->regs[addr] = data;
  225. break;
  226. }
  227. }
  228. static const MemoryRegionOps aspeed_i3c_ops = {
  229. .read = aspeed_i3c_read,
  230. .write = aspeed_i3c_write,
  231. .endianness = DEVICE_LITTLE_ENDIAN,
  232. .valid = {
  233. .min_access_size = 1,
  234. .max_access_size = 4,
  235. }
  236. };
  237. static void aspeed_i3c_reset(DeviceState *dev)
  238. {
  239. AspeedI3CState *s = ASPEED_I3C(dev);
  240. memset(s->regs, 0, sizeof(s->regs));
  241. }
  242. static void aspeed_i3c_instance_init(Object *obj)
  243. {
  244. AspeedI3CState *s = ASPEED_I3C(obj);
  245. int i;
  246. for (i = 0; i < ASPEED_I3C_NR_DEVICES; ++i) {
  247. object_initialize_child(obj, "device[*]", &s->devices[i],
  248. TYPE_ASPEED_I3C_DEVICE);
  249. }
  250. }
  251. static void aspeed_i3c_realize(DeviceState *dev, Error **errp)
  252. {
  253. int i;
  254. AspeedI3CState *s = ASPEED_I3C(dev);
  255. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  256. memory_region_init(&s->iomem_container, OBJECT(s),
  257. TYPE_ASPEED_I3C ".container", 0x8000);
  258. sysbus_init_mmio(sbd, &s->iomem_container);
  259. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_i3c_ops, s,
  260. TYPE_ASPEED_I3C ".regs", ASPEED_I3C_NR_REGS << 2);
  261. memory_region_add_subregion(&s->iomem_container, 0x0, &s->iomem);
  262. for (i = 0; i < ASPEED_I3C_NR_DEVICES; ++i) {
  263. Object *i3c_dev = OBJECT(&s->devices[i]);
  264. if (!object_property_set_uint(i3c_dev, "device-id", i, errp)) {
  265. return;
  266. }
  267. if (!sysbus_realize(SYS_BUS_DEVICE(i3c_dev), errp)) {
  268. return;
  269. }
  270. /*
  271. * Register Address of I3CX Device =
  272. * (Base Address of Global Register) + (Offset of I3CX) + Offset
  273. * X = 0, 1, 2, 3, 4, 5
  274. * Offset of I3C0 = 0x2000
  275. * Offset of I3C1 = 0x3000
  276. * Offset of I3C2 = 0x4000
  277. * Offset of I3C3 = 0x5000
  278. * Offset of I3C4 = 0x6000
  279. * Offset of I3C5 = 0x7000
  280. */
  281. memory_region_add_subregion(&s->iomem_container,
  282. 0x2000 + i * 0x1000, &s->devices[i].mr);
  283. }
  284. }
  285. static Property aspeed_i3c_device_properties[] = {
  286. DEFINE_PROP_UINT8("device-id", AspeedI3CDevice, id, 0),
  287. DEFINE_PROP_END_OF_LIST(),
  288. };
  289. static void aspeed_i3c_device_class_init(ObjectClass *klass, void *data)
  290. {
  291. DeviceClass *dc = DEVICE_CLASS(klass);
  292. dc->desc = "Aspeed I3C Device";
  293. dc->realize = aspeed_i3c_device_realize;
  294. dc->reset = aspeed_i3c_device_reset;
  295. device_class_set_props(dc, aspeed_i3c_device_properties);
  296. }
  297. static const TypeInfo aspeed_i3c_device_info = {
  298. .name = TYPE_ASPEED_I3C_DEVICE,
  299. .parent = TYPE_SYS_BUS_DEVICE,
  300. .instance_size = sizeof(AspeedI3CDevice),
  301. .class_init = aspeed_i3c_device_class_init,
  302. };
  303. static const VMStateDescription vmstate_aspeed_i3c = {
  304. .name = TYPE_ASPEED_I3C,
  305. .version_id = 1,
  306. .minimum_version_id = 1,
  307. .fields = (VMStateField[]) {
  308. VMSTATE_UINT32_ARRAY(regs, AspeedI3CState, ASPEED_I3C_NR_REGS),
  309. VMSTATE_STRUCT_ARRAY(devices, AspeedI3CState, ASPEED_I3C_NR_DEVICES, 1,
  310. aspeed_i3c_device_vmstate, AspeedI3CDevice),
  311. VMSTATE_END_OF_LIST(),
  312. }
  313. };
  314. static void aspeed_i3c_class_init(ObjectClass *klass, void *data)
  315. {
  316. DeviceClass *dc = DEVICE_CLASS(klass);
  317. dc->realize = aspeed_i3c_realize;
  318. dc->reset = aspeed_i3c_reset;
  319. dc->desc = "Aspeed I3C Controller";
  320. dc->vmsd = &vmstate_aspeed_i3c;
  321. }
  322. static const TypeInfo aspeed_i3c_info = {
  323. .name = TYPE_ASPEED_I3C,
  324. .parent = TYPE_SYS_BUS_DEVICE,
  325. .instance_init = aspeed_i3c_instance_init,
  326. .instance_size = sizeof(AspeedI3CState),
  327. .class_init = aspeed_i3c_class_init,
  328. };
  329. static void aspeed_i3c_register_types(void)
  330. {
  331. type_register_static(&aspeed_i3c_device_info);
  332. type_register_static(&aspeed_i3c_info);
  333. }
  334. type_init(aspeed_i3c_register_types);