lm32_uart.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * QEMU model of the LatticeMico32 UART block.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. *
  20. * Specification available at:
  21. * http://www.latticesemi.com/documents/mico32uart.pdf
  22. */
  23. #include "qemu/osdep.h"
  24. #include "hw/irq.h"
  25. #include "hw/qdev-properties.h"
  26. #include "hw/sysbus.h"
  27. #include "migration/vmstate.h"
  28. #include "trace.h"
  29. #include "chardev/char-fe.h"
  30. #include "qemu/error-report.h"
  31. #include "qemu/module.h"
  32. enum {
  33. R_RXTX = 0,
  34. R_IER,
  35. R_IIR,
  36. R_LCR,
  37. R_MCR,
  38. R_LSR,
  39. R_MSR,
  40. R_DIV,
  41. R_MAX
  42. };
  43. enum {
  44. IER_RBRI = (1<<0),
  45. IER_THRI = (1<<1),
  46. IER_RLSI = (1<<2),
  47. IER_MSI = (1<<3),
  48. };
  49. enum {
  50. IIR_STAT = (1<<0),
  51. IIR_ID0 = (1<<1),
  52. IIR_ID1 = (1<<2),
  53. };
  54. enum {
  55. LCR_WLS0 = (1<<0),
  56. LCR_WLS1 = (1<<1),
  57. LCR_STB = (1<<2),
  58. LCR_PEN = (1<<3),
  59. LCR_EPS = (1<<4),
  60. LCR_SP = (1<<5),
  61. LCR_SB = (1<<6),
  62. };
  63. enum {
  64. MCR_DTR = (1<<0),
  65. MCR_RTS = (1<<1),
  66. };
  67. enum {
  68. LSR_DR = (1<<0),
  69. LSR_OE = (1<<1),
  70. LSR_PE = (1<<2),
  71. LSR_FE = (1<<3),
  72. LSR_BI = (1<<4),
  73. LSR_THRE = (1<<5),
  74. LSR_TEMT = (1<<6),
  75. };
  76. enum {
  77. MSR_DCTS = (1<<0),
  78. MSR_DDSR = (1<<1),
  79. MSR_TERI = (1<<2),
  80. MSR_DDCD = (1<<3),
  81. MSR_CTS = (1<<4),
  82. MSR_DSR = (1<<5),
  83. MSR_RI = (1<<6),
  84. MSR_DCD = (1<<7),
  85. };
  86. #define TYPE_LM32_UART "lm32-uart"
  87. #define LM32_UART(obj) OBJECT_CHECK(LM32UartState, (obj), TYPE_LM32_UART)
  88. struct LM32UartState {
  89. SysBusDevice parent_obj;
  90. MemoryRegion iomem;
  91. CharBackend chr;
  92. qemu_irq irq;
  93. uint32_t regs[R_MAX];
  94. };
  95. typedef struct LM32UartState LM32UartState;
  96. static void uart_update_irq(LM32UartState *s)
  97. {
  98. unsigned int irq;
  99. if ((s->regs[R_LSR] & (LSR_OE | LSR_PE | LSR_FE | LSR_BI))
  100. && (s->regs[R_IER] & IER_RLSI)) {
  101. irq = 1;
  102. s->regs[R_IIR] = IIR_ID1 | IIR_ID0;
  103. } else if ((s->regs[R_LSR] & LSR_DR) && (s->regs[R_IER] & IER_RBRI)) {
  104. irq = 1;
  105. s->regs[R_IIR] = IIR_ID1;
  106. } else if ((s->regs[R_LSR] & LSR_THRE) && (s->regs[R_IER] & IER_THRI)) {
  107. irq = 1;
  108. s->regs[R_IIR] = IIR_ID0;
  109. } else if ((s->regs[R_MSR] & 0x0f) && (s->regs[R_IER] & IER_MSI)) {
  110. irq = 1;
  111. s->regs[R_IIR] = 0;
  112. } else {
  113. irq = 0;
  114. s->regs[R_IIR] = IIR_STAT;
  115. }
  116. trace_lm32_uart_irq_state(irq);
  117. qemu_set_irq(s->irq, irq);
  118. }
  119. static uint64_t uart_read(void *opaque, hwaddr addr,
  120. unsigned size)
  121. {
  122. LM32UartState *s = opaque;
  123. uint32_t r = 0;
  124. addr >>= 2;
  125. switch (addr) {
  126. case R_RXTX:
  127. r = s->regs[R_RXTX];
  128. s->regs[R_LSR] &= ~LSR_DR;
  129. uart_update_irq(s);
  130. qemu_chr_fe_accept_input(&s->chr);
  131. break;
  132. case R_IIR:
  133. case R_LSR:
  134. case R_MSR:
  135. r = s->regs[addr];
  136. break;
  137. case R_IER:
  138. case R_LCR:
  139. case R_MCR:
  140. case R_DIV:
  141. error_report("lm32_uart: read access to write only register 0x"
  142. TARGET_FMT_plx, addr << 2);
  143. break;
  144. default:
  145. error_report("lm32_uart: read access to unknown register 0x"
  146. TARGET_FMT_plx, addr << 2);
  147. break;
  148. }
  149. trace_lm32_uart_memory_read(addr << 2, r);
  150. return r;
  151. }
  152. static void uart_write(void *opaque, hwaddr addr,
  153. uint64_t value, unsigned size)
  154. {
  155. LM32UartState *s = opaque;
  156. unsigned char ch = value;
  157. trace_lm32_uart_memory_write(addr, value);
  158. addr >>= 2;
  159. switch (addr) {
  160. case R_RXTX:
  161. /* XXX this blocks entire thread. Rewrite to use
  162. * qemu_chr_fe_write and background I/O callbacks */
  163. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  164. break;
  165. case R_IER:
  166. case R_LCR:
  167. case R_MCR:
  168. case R_DIV:
  169. s->regs[addr] = value;
  170. break;
  171. case R_IIR:
  172. case R_LSR:
  173. case R_MSR:
  174. error_report("lm32_uart: write access to read only register 0x"
  175. TARGET_FMT_plx, addr << 2);
  176. break;
  177. default:
  178. error_report("lm32_uart: write access to unknown register 0x"
  179. TARGET_FMT_plx, addr << 2);
  180. break;
  181. }
  182. uart_update_irq(s);
  183. }
  184. static const MemoryRegionOps uart_ops = {
  185. .read = uart_read,
  186. .write = uart_write,
  187. .endianness = DEVICE_NATIVE_ENDIAN,
  188. .valid = {
  189. .min_access_size = 4,
  190. .max_access_size = 4,
  191. },
  192. };
  193. static void uart_rx(void *opaque, const uint8_t *buf, int size)
  194. {
  195. LM32UartState *s = opaque;
  196. if (s->regs[R_LSR] & LSR_DR) {
  197. s->regs[R_LSR] |= LSR_OE;
  198. }
  199. s->regs[R_LSR] |= LSR_DR;
  200. s->regs[R_RXTX] = *buf;
  201. uart_update_irq(s);
  202. }
  203. static int uart_can_rx(void *opaque)
  204. {
  205. LM32UartState *s = opaque;
  206. return !(s->regs[R_LSR] & LSR_DR);
  207. }
  208. static void uart_event(void *opaque, QEMUChrEvent event)
  209. {
  210. }
  211. static void uart_reset(DeviceState *d)
  212. {
  213. LM32UartState *s = LM32_UART(d);
  214. int i;
  215. for (i = 0; i < R_MAX; i++) {
  216. s->regs[i] = 0;
  217. }
  218. /* defaults */
  219. s->regs[R_LSR] = LSR_THRE | LSR_TEMT;
  220. }
  221. static void lm32_uart_init(Object *obj)
  222. {
  223. LM32UartState *s = LM32_UART(obj);
  224. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  225. sysbus_init_irq(dev, &s->irq);
  226. memory_region_init_io(&s->iomem, obj, &uart_ops, s,
  227. "uart", R_MAX * 4);
  228. sysbus_init_mmio(dev, &s->iomem);
  229. }
  230. static void lm32_uart_realize(DeviceState *dev, Error **errp)
  231. {
  232. LM32UartState *s = LM32_UART(dev);
  233. qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
  234. uart_event, NULL, s, NULL, true);
  235. }
  236. static const VMStateDescription vmstate_lm32_uart = {
  237. .name = "lm32-uart",
  238. .version_id = 1,
  239. .minimum_version_id = 1,
  240. .fields = (VMStateField[]) {
  241. VMSTATE_UINT32_ARRAY(regs, LM32UartState, R_MAX),
  242. VMSTATE_END_OF_LIST()
  243. }
  244. };
  245. static Property lm32_uart_properties[] = {
  246. DEFINE_PROP_CHR("chardev", LM32UartState, chr),
  247. DEFINE_PROP_END_OF_LIST(),
  248. };
  249. static void lm32_uart_class_init(ObjectClass *klass, void *data)
  250. {
  251. DeviceClass *dc = DEVICE_CLASS(klass);
  252. dc->reset = uart_reset;
  253. dc->vmsd = &vmstate_lm32_uart;
  254. device_class_set_props(dc, lm32_uart_properties);
  255. dc->realize = lm32_uart_realize;
  256. }
  257. static const TypeInfo lm32_uart_info = {
  258. .name = TYPE_LM32_UART,
  259. .parent = TYPE_SYS_BUS_DEVICE,
  260. .instance_size = sizeof(LM32UartState),
  261. .instance_init = lm32_uart_init,
  262. .class_init = lm32_uart_class_init,
  263. };
  264. static void lm32_uart_register_types(void)
  265. {
  266. type_register_static(&lm32_uart_info);
  267. }
  268. type_init(lm32_uart_register_types)