sdhci.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963
  1. /*
  2. * SD Association Host Standard Specification v2.0 controller emulation
  3. *
  4. * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
  5. *
  6. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  7. * Mitsyanko Igor <i.mitsyanko@samsung.com>
  8. * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
  9. *
  10. * Based on MMC controller for Samsung S5PC1xx-based board emulation
  11. * by Alexey Merkulov and Vladimir Monakhov.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  21. * See the GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "qemu/units.h"
  28. #include "qemu/error-report.h"
  29. #include "qapi/error.h"
  30. #include "hw/irq.h"
  31. #include "hw/qdev-properties.h"
  32. #include "sysemu/dma.h"
  33. #include "qemu/timer.h"
  34. #include "qemu/bitops.h"
  35. #include "hw/sd/sdhci.h"
  36. #include "migration/vmstate.h"
  37. #include "sdhci-internal.h"
  38. #include "qemu/log.h"
  39. #include "qemu/module.h"
  40. #include "trace.h"
  41. #include "qom/object.h"
  42. #define TYPE_SDHCI_BUS "sdhci-bus"
  43. /* This is reusing the SDBus typedef from SD_BUS */
  44. DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
  45. TYPE_SDHCI_BUS)
  46. #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
  47. static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
  48. {
  49. return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
  50. }
  51. /* return true on error */
  52. static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
  53. uint8_t freq, Error **errp)
  54. {
  55. if (s->sd_spec_version >= 3) {
  56. return false;
  57. }
  58. switch (freq) {
  59. case 0:
  60. case 10 ... 63:
  61. break;
  62. default:
  63. error_setg(errp, "SD %s clock frequency can have value"
  64. "in range 0-63 only", desc);
  65. return true;
  66. }
  67. return false;
  68. }
  69. static void sdhci_check_capareg(SDHCIState *s, Error **errp)
  70. {
  71. uint64_t msk = s->capareg;
  72. uint32_t val;
  73. bool y;
  74. switch (s->sd_spec_version) {
  75. case 4:
  76. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
  77. trace_sdhci_capareg("64-bit system bus (v4)", val);
  78. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
  79. val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
  80. trace_sdhci_capareg("UHS-II", val);
  81. msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
  82. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
  83. trace_sdhci_capareg("ADMA3", val);
  84. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
  85. /* fallthrough */
  86. case 3:
  87. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
  88. trace_sdhci_capareg("async interrupt", val);
  89. msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
  90. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
  91. if (val) {
  92. error_setg(errp, "slot-type not supported");
  93. return;
  94. }
  95. trace_sdhci_capareg("slot type", val);
  96. msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
  97. if (val != 2) {
  98. val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
  99. trace_sdhci_capareg("8-bit bus", val);
  100. }
  101. msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
  102. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
  103. trace_sdhci_capareg("bus speed mask", val);
  104. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
  105. val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
  106. trace_sdhci_capareg("driver strength mask", val);
  107. msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
  108. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
  109. trace_sdhci_capareg("timer re-tuning", val);
  110. msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
  111. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
  112. trace_sdhci_capareg("use SDR50 tuning", val);
  113. msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
  114. val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
  115. trace_sdhci_capareg("re-tuning mode", val);
  116. msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
  117. val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
  118. trace_sdhci_capareg("clock multiplier", val);
  119. msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
  120. /* fallthrough */
  121. case 2: /* default version */
  122. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
  123. trace_sdhci_capareg("ADMA2", val);
  124. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
  125. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
  126. trace_sdhci_capareg("ADMA1", val);
  127. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
  128. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
  129. trace_sdhci_capareg("64-bit system bus (v3)", val);
  130. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
  131. /* fallthrough */
  132. case 1:
  133. y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
  134. msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
  135. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
  136. trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
  137. if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
  138. return;
  139. }
  140. msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
  141. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
  142. trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
  143. if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
  144. return;
  145. }
  146. msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
  147. val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
  148. if (val >= 3) {
  149. error_setg(errp, "block size can be 512, 1024 or 2048 only");
  150. return;
  151. }
  152. trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
  153. msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
  154. val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
  155. trace_sdhci_capareg("high speed", val);
  156. msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
  157. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
  158. trace_sdhci_capareg("SDMA", val);
  159. msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
  160. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
  161. trace_sdhci_capareg("suspend/resume", val);
  162. msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
  163. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
  164. trace_sdhci_capareg("3.3v", val);
  165. msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
  166. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
  167. trace_sdhci_capareg("3.0v", val);
  168. msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
  169. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
  170. trace_sdhci_capareg("1.8v", val);
  171. msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
  172. break;
  173. default:
  174. error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
  175. }
  176. if (msk) {
  177. qemu_log_mask(LOG_UNIMP,
  178. "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
  179. }
  180. }
  181. static uint8_t sdhci_slotint(SDHCIState *s)
  182. {
  183. return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
  184. ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
  185. ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
  186. }
  187. /* Return true if IRQ was pending and delivered */
  188. static bool sdhci_update_irq(SDHCIState *s)
  189. {
  190. bool pending = sdhci_slotint(s);
  191. qemu_set_irq(s->irq, pending);
  192. return pending;
  193. }
  194. static void sdhci_raise_insertion_irq(void *opaque)
  195. {
  196. SDHCIState *s = (SDHCIState *)opaque;
  197. if (s->norintsts & SDHC_NIS_REMOVE) {
  198. timer_mod(s->insert_timer,
  199. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  200. } else {
  201. s->prnsts = 0x1ff0000;
  202. if (s->norintstsen & SDHC_NISEN_INSERT) {
  203. s->norintsts |= SDHC_NIS_INSERT;
  204. }
  205. sdhci_update_irq(s);
  206. }
  207. }
  208. static void sdhci_set_inserted(DeviceState *dev, bool level)
  209. {
  210. SDHCIState *s = (SDHCIState *)dev;
  211. trace_sdhci_set_inserted(level ? "insert" : "eject");
  212. if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
  213. /* Give target some time to notice card ejection */
  214. timer_mod(s->insert_timer,
  215. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  216. } else {
  217. if (level) {
  218. s->prnsts = 0x1ff0000;
  219. if (s->norintstsen & SDHC_NISEN_INSERT) {
  220. s->norintsts |= SDHC_NIS_INSERT;
  221. }
  222. } else {
  223. s->prnsts = 0x1fa0000;
  224. s->pwrcon &= ~SDHC_POWER_ON;
  225. s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
  226. if (s->norintstsen & SDHC_NISEN_REMOVE) {
  227. s->norintsts |= SDHC_NIS_REMOVE;
  228. }
  229. }
  230. sdhci_update_irq(s);
  231. }
  232. }
  233. static void sdhci_set_readonly(DeviceState *dev, bool level)
  234. {
  235. SDHCIState *s = (SDHCIState *)dev;
  236. if (level) {
  237. s->prnsts &= ~SDHC_WRITE_PROTECT;
  238. } else {
  239. /* Write enabled */
  240. s->prnsts |= SDHC_WRITE_PROTECT;
  241. }
  242. }
  243. static void sdhci_reset(SDHCIState *s)
  244. {
  245. DeviceState *dev = DEVICE(s);
  246. timer_del(s->insert_timer);
  247. timer_del(s->transfer_timer);
  248. /* Set all registers to 0. Capabilities/Version registers are not cleared
  249. * and assumed to always preserve their value, given to them during
  250. * initialization */
  251. memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
  252. /* Reset other state based on current card insertion/readonly status */
  253. sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  254. sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  255. s->data_count = 0;
  256. s->stopped_state = sdhc_not_stopped;
  257. s->pending_insert_state = false;
  258. }
  259. static void sdhci_poweron_reset(DeviceState *dev)
  260. {
  261. /* QOM (ie power-on) reset. This is identical to reset
  262. * commanded via device register apart from handling of the
  263. * 'pending insert on powerup' quirk.
  264. */
  265. SDHCIState *s = (SDHCIState *)dev;
  266. sdhci_reset(s);
  267. if (s->pending_insert_quirk) {
  268. s->pending_insert_state = true;
  269. }
  270. }
  271. static void sdhci_data_transfer(void *opaque);
  272. #define BLOCK_SIZE_MASK (4 * KiB - 1)
  273. static void sdhci_send_command(SDHCIState *s)
  274. {
  275. SDRequest request;
  276. uint8_t response[16];
  277. int rlen;
  278. bool timeout = false;
  279. s->errintsts = 0;
  280. s->acmd12errsts = 0;
  281. request.cmd = s->cmdreg >> 8;
  282. request.arg = s->argument;
  283. trace_sdhci_send_command(request.cmd, request.arg);
  284. rlen = sdbus_do_command(&s->sdbus, &request, response);
  285. if (s->cmdreg & SDHC_CMD_RESPONSE) {
  286. if (rlen == 4) {
  287. s->rspreg[0] = ldl_be_p(response);
  288. s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
  289. trace_sdhci_response4(s->rspreg[0]);
  290. } else if (rlen == 16) {
  291. s->rspreg[0] = ldl_be_p(&response[11]);
  292. s->rspreg[1] = ldl_be_p(&response[7]);
  293. s->rspreg[2] = ldl_be_p(&response[3]);
  294. s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
  295. response[2];
  296. trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
  297. s->rspreg[1], s->rspreg[0]);
  298. } else {
  299. timeout = true;
  300. trace_sdhci_error("timeout waiting for command response");
  301. if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
  302. s->errintsts |= SDHC_EIS_CMDTIMEOUT;
  303. s->norintsts |= SDHC_NIS_ERR;
  304. }
  305. }
  306. if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  307. (s->norintstsen & SDHC_NISEN_TRSCMP) &&
  308. (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
  309. s->norintsts |= SDHC_NIS_TRSCMP;
  310. }
  311. }
  312. if (s->norintstsen & SDHC_NISEN_CMDCMP) {
  313. s->norintsts |= SDHC_NIS_CMDCMP;
  314. }
  315. sdhci_update_irq(s);
  316. if (!timeout && (s->blksize & BLOCK_SIZE_MASK) &&
  317. (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
  318. s->data_count = 0;
  319. sdhci_data_transfer(s);
  320. }
  321. }
  322. static void sdhci_end_transfer(SDHCIState *s)
  323. {
  324. /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
  325. if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
  326. SDRequest request;
  327. uint8_t response[16];
  328. request.cmd = 0x0C;
  329. request.arg = 0;
  330. trace_sdhci_end_transfer(request.cmd, request.arg);
  331. sdbus_do_command(&s->sdbus, &request, response);
  332. /* Auto CMD12 response goes to the upper Response register */
  333. s->rspreg[3] = ldl_be_p(response);
  334. }
  335. s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
  336. SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
  337. SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
  338. if (s->norintstsen & SDHC_NISEN_TRSCMP) {
  339. s->norintsts |= SDHC_NIS_TRSCMP;
  340. }
  341. sdhci_update_irq(s);
  342. }
  343. /*
  344. * Programmed i/o data transfer
  345. */
  346. /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
  347. static void sdhci_read_block_from_card(SDHCIState *s)
  348. {
  349. const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
  350. if ((s->trnmod & SDHC_TRNS_MULTI) &&
  351. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
  352. return;
  353. }
  354. if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  355. /* Device is not in tuning */
  356. sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
  357. }
  358. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  359. /* Device is in tuning */
  360. s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
  361. s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
  362. s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
  363. SDHC_DATA_INHIBIT);
  364. goto read_done;
  365. }
  366. /* New data now available for READ through Buffer Port Register */
  367. s->prnsts |= SDHC_DATA_AVAILABLE;
  368. if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
  369. s->norintsts |= SDHC_NIS_RBUFRDY;
  370. }
  371. /* Clear DAT line active status if that was the last block */
  372. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  373. ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
  374. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  375. }
  376. /* If stop at block gap request was set and it's not the last block of
  377. * data - generate Block Event interrupt */
  378. if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
  379. s->blkcnt != 1) {
  380. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  381. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  382. s->norintsts |= SDHC_EIS_BLKGAP;
  383. }
  384. }
  385. read_done:
  386. sdhci_update_irq(s);
  387. }
  388. /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
  389. static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
  390. {
  391. uint32_t value = 0;
  392. int i;
  393. /* first check that a valid data exists in host controller input buffer */
  394. if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
  395. trace_sdhci_error("read from empty buffer");
  396. return 0;
  397. }
  398. for (i = 0; i < size; i++) {
  399. assert(s->data_count < s->buf_maxsz);
  400. value |= s->fifo_buffer[s->data_count] << i * 8;
  401. s->data_count++;
  402. /* check if we've read all valid data (blksize bytes) from buffer */
  403. if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
  404. trace_sdhci_read_dataport(s->data_count);
  405. s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
  406. s->data_count = 0; /* next buff read must start at position [0] */
  407. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  408. s->blkcnt--;
  409. }
  410. /* if that was the last block of data */
  411. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  412. ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
  413. /* stop at gap request */
  414. (s->stopped_state == sdhc_gap_read &&
  415. !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
  416. sdhci_end_transfer(s);
  417. } else { /* if there are more data, read next block from card */
  418. sdhci_read_block_from_card(s);
  419. }
  420. break;
  421. }
  422. }
  423. return value;
  424. }
  425. /* Write data from host controller FIFO to card */
  426. static void sdhci_write_block_to_card(SDHCIState *s)
  427. {
  428. if (s->prnsts & SDHC_SPACE_AVAILABLE) {
  429. if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  430. s->norintsts |= SDHC_NIS_WBUFRDY;
  431. }
  432. sdhci_update_irq(s);
  433. return;
  434. }
  435. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  436. if (s->blkcnt == 0) {
  437. return;
  438. } else {
  439. s->blkcnt--;
  440. }
  441. }
  442. sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
  443. /* Next data can be written through BUFFER DATORT register */
  444. s->prnsts |= SDHC_SPACE_AVAILABLE;
  445. /* Finish transfer if that was the last block of data */
  446. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  447. ((s->trnmod & SDHC_TRNS_MULTI) &&
  448. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
  449. sdhci_end_transfer(s);
  450. } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  451. s->norintsts |= SDHC_NIS_WBUFRDY;
  452. }
  453. /* Generate Block Gap Event if requested and if not the last block */
  454. if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
  455. s->blkcnt > 0) {
  456. s->prnsts &= ~SDHC_DOING_WRITE;
  457. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  458. s->norintsts |= SDHC_EIS_BLKGAP;
  459. }
  460. sdhci_end_transfer(s);
  461. }
  462. sdhci_update_irq(s);
  463. }
  464. /* Write @size bytes of @value data to host controller @s Buffer Data Port
  465. * register */
  466. static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
  467. {
  468. unsigned i;
  469. /* Check that there is free space left in a buffer */
  470. if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
  471. trace_sdhci_error("Can't write to data buffer: buffer full");
  472. return;
  473. }
  474. for (i = 0; i < size; i++) {
  475. assert(s->data_count < s->buf_maxsz);
  476. s->fifo_buffer[s->data_count] = value & 0xFF;
  477. s->data_count++;
  478. value >>= 8;
  479. if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
  480. trace_sdhci_write_dataport(s->data_count);
  481. s->data_count = 0;
  482. s->prnsts &= ~SDHC_SPACE_AVAILABLE;
  483. if (s->prnsts & SDHC_DOING_WRITE) {
  484. sdhci_write_block_to_card(s);
  485. }
  486. }
  487. }
  488. }
  489. /*
  490. * Single DMA data transfer
  491. */
  492. /* Multi block SDMA transfer */
  493. static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
  494. {
  495. bool page_aligned = false;
  496. unsigned int begin;
  497. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  498. uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
  499. uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
  500. if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
  501. qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
  502. return;
  503. }
  504. /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
  505. * possible stop at page boundary if initial address is not page aligned,
  506. * allow them to work properly */
  507. if ((s->sdmasysad % boundary_chk) == 0) {
  508. page_aligned = true;
  509. }
  510. s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
  511. if (s->trnmod & SDHC_TRNS_READ) {
  512. s->prnsts |= SDHC_DOING_READ;
  513. while (s->blkcnt) {
  514. if (s->data_count == 0) {
  515. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  516. }
  517. begin = s->data_count;
  518. if (((boundary_count + begin) < block_size) && page_aligned) {
  519. s->data_count = boundary_count + begin;
  520. boundary_count = 0;
  521. } else {
  522. s->data_count = block_size;
  523. boundary_count -= block_size - begin;
  524. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  525. s->blkcnt--;
  526. }
  527. }
  528. dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
  529. s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
  530. s->sdmasysad += s->data_count - begin;
  531. if (s->data_count == block_size) {
  532. s->data_count = 0;
  533. }
  534. if (page_aligned && boundary_count == 0) {
  535. break;
  536. }
  537. }
  538. } else {
  539. s->prnsts |= SDHC_DOING_WRITE;
  540. while (s->blkcnt) {
  541. begin = s->data_count;
  542. if (((boundary_count + begin) < block_size) && page_aligned) {
  543. s->data_count = boundary_count + begin;
  544. boundary_count = 0;
  545. } else {
  546. s->data_count = block_size;
  547. boundary_count -= block_size - begin;
  548. }
  549. dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
  550. s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
  551. s->sdmasysad += s->data_count - begin;
  552. if (s->data_count == block_size) {
  553. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  554. s->data_count = 0;
  555. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  556. s->blkcnt--;
  557. }
  558. }
  559. if (page_aligned && boundary_count == 0) {
  560. break;
  561. }
  562. }
  563. }
  564. if (s->blkcnt == 0) {
  565. sdhci_end_transfer(s);
  566. } else {
  567. if (s->norintstsen & SDHC_NISEN_DMA) {
  568. s->norintsts |= SDHC_NIS_DMA;
  569. }
  570. sdhci_update_irq(s);
  571. }
  572. }
  573. /* single block SDMA transfer */
  574. static void sdhci_sdma_transfer_single_block(SDHCIState *s)
  575. {
  576. uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
  577. if (s->trnmod & SDHC_TRNS_READ) {
  578. sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
  579. dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
  580. MEMTXATTRS_UNSPECIFIED);
  581. } else {
  582. dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
  583. MEMTXATTRS_UNSPECIFIED);
  584. sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
  585. }
  586. s->blkcnt--;
  587. sdhci_end_transfer(s);
  588. }
  589. typedef struct ADMADescr {
  590. hwaddr addr;
  591. uint16_t length;
  592. uint8_t attr;
  593. uint8_t incr;
  594. } ADMADescr;
  595. static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
  596. {
  597. uint32_t adma1 = 0;
  598. uint64_t adma2 = 0;
  599. hwaddr entry_addr = (hwaddr)s->admasysaddr;
  600. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  601. case SDHC_CTRL_ADMA2_32:
  602. dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
  603. MEMTXATTRS_UNSPECIFIED);
  604. adma2 = le64_to_cpu(adma2);
  605. /* The spec does not specify endianness of descriptor table.
  606. * We currently assume that it is LE.
  607. */
  608. dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
  609. dscr->length = (uint16_t)extract64(adma2, 16, 16);
  610. dscr->attr = (uint8_t)extract64(adma2, 0, 7);
  611. dscr->incr = 8;
  612. break;
  613. case SDHC_CTRL_ADMA1_32:
  614. dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
  615. MEMTXATTRS_UNSPECIFIED);
  616. adma1 = le32_to_cpu(adma1);
  617. dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
  618. dscr->attr = (uint8_t)extract32(adma1, 0, 7);
  619. dscr->incr = 4;
  620. if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
  621. dscr->length = (uint16_t)extract32(adma1, 12, 16);
  622. } else {
  623. dscr->length = 4 * KiB;
  624. }
  625. break;
  626. case SDHC_CTRL_ADMA2_64:
  627. dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
  628. MEMTXATTRS_UNSPECIFIED);
  629. dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
  630. MEMTXATTRS_UNSPECIFIED);
  631. dscr->length = le16_to_cpu(dscr->length);
  632. dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
  633. MEMTXATTRS_UNSPECIFIED);
  634. dscr->addr = le64_to_cpu(dscr->addr);
  635. dscr->attr &= (uint8_t) ~0xC0;
  636. dscr->incr = 12;
  637. break;
  638. }
  639. }
  640. /* Advanced DMA data transfer */
  641. static void sdhci_do_adma(SDHCIState *s)
  642. {
  643. unsigned int begin, length;
  644. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  645. const MemTxAttrs attrs = { .memory = true };
  646. ADMADescr dscr = {};
  647. MemTxResult res = MEMTX_ERROR;
  648. int i;
  649. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
  650. /* Stop Multiple Transfer */
  651. sdhci_end_transfer(s);
  652. return;
  653. }
  654. for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
  655. s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
  656. get_adma_description(s, &dscr);
  657. trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
  658. if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
  659. /* Indicate that error occurred in ST_FDS state */
  660. s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
  661. s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
  662. /* Generate ADMA error interrupt */
  663. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  664. s->errintsts |= SDHC_EIS_ADMAERR;
  665. s->norintsts |= SDHC_NIS_ERR;
  666. }
  667. sdhci_update_irq(s);
  668. return;
  669. }
  670. length = dscr.length ? dscr.length : 64 * KiB;
  671. switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
  672. case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
  673. s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
  674. if (s->trnmod & SDHC_TRNS_READ) {
  675. s->prnsts |= SDHC_DOING_READ;
  676. while (length) {
  677. if (s->data_count == 0) {
  678. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  679. }
  680. begin = s->data_count;
  681. if ((length + begin) < block_size) {
  682. s->data_count = length + begin;
  683. length = 0;
  684. } else {
  685. s->data_count = block_size;
  686. length -= block_size - begin;
  687. }
  688. res = dma_memory_write(s->dma_as, dscr.addr,
  689. &s->fifo_buffer[begin],
  690. s->data_count - begin,
  691. attrs);
  692. if (res != MEMTX_OK) {
  693. break;
  694. }
  695. dscr.addr += s->data_count - begin;
  696. if (s->data_count == block_size) {
  697. s->data_count = 0;
  698. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  699. s->blkcnt--;
  700. if (s->blkcnt == 0) {
  701. break;
  702. }
  703. }
  704. }
  705. }
  706. } else {
  707. s->prnsts |= SDHC_DOING_WRITE;
  708. while (length) {
  709. begin = s->data_count;
  710. if ((length + begin) < block_size) {
  711. s->data_count = length + begin;
  712. length = 0;
  713. } else {
  714. s->data_count = block_size;
  715. length -= block_size - begin;
  716. }
  717. res = dma_memory_read(s->dma_as, dscr.addr,
  718. &s->fifo_buffer[begin],
  719. s->data_count - begin,
  720. attrs);
  721. if (res != MEMTX_OK) {
  722. break;
  723. }
  724. dscr.addr += s->data_count - begin;
  725. if (s->data_count == block_size) {
  726. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  727. s->data_count = 0;
  728. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  729. s->blkcnt--;
  730. if (s->blkcnt == 0) {
  731. break;
  732. }
  733. }
  734. }
  735. }
  736. }
  737. if (res != MEMTX_OK) {
  738. s->data_count = 0;
  739. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  740. trace_sdhci_error("Set ADMA error flag");
  741. s->errintsts |= SDHC_EIS_ADMAERR;
  742. s->norintsts |= SDHC_NIS_ERR;
  743. }
  744. sdhci_update_irq(s);
  745. } else {
  746. s->admasysaddr += dscr.incr;
  747. }
  748. break;
  749. case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
  750. s->admasysaddr = dscr.addr;
  751. trace_sdhci_adma("link", s->admasysaddr);
  752. break;
  753. default:
  754. s->admasysaddr += dscr.incr;
  755. break;
  756. }
  757. if (dscr.attr & SDHC_ADMA_ATTR_INT) {
  758. trace_sdhci_adma("interrupt", s->admasysaddr);
  759. if (s->norintstsen & SDHC_NISEN_DMA) {
  760. s->norintsts |= SDHC_NIS_DMA;
  761. }
  762. if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
  763. /* IRQ delivered, reschedule current transfer */
  764. break;
  765. }
  766. }
  767. /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
  768. if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  769. (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
  770. trace_sdhci_adma_transfer_completed();
  771. if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
  772. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  773. s->blkcnt != 0)) {
  774. trace_sdhci_error("SD/MMC host ADMA length mismatch");
  775. s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
  776. SDHC_ADMAERR_STATE_ST_TFR;
  777. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  778. trace_sdhci_error("Set ADMA error flag");
  779. s->errintsts |= SDHC_EIS_ADMAERR;
  780. s->norintsts |= SDHC_NIS_ERR;
  781. }
  782. sdhci_update_irq(s);
  783. }
  784. sdhci_end_transfer(s);
  785. return;
  786. }
  787. }
  788. /* we have unfinished business - reschedule to continue ADMA */
  789. timer_mod(s->transfer_timer,
  790. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
  791. }
  792. /* Perform data transfer according to controller configuration */
  793. static void sdhci_data_transfer(void *opaque)
  794. {
  795. SDHCIState *s = (SDHCIState *)opaque;
  796. if (s->trnmod & SDHC_TRNS_DMA) {
  797. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  798. case SDHC_CTRL_SDMA:
  799. if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
  800. sdhci_sdma_transfer_single_block(s);
  801. } else {
  802. sdhci_sdma_transfer_multi_blocks(s);
  803. }
  804. break;
  805. case SDHC_CTRL_ADMA1_32:
  806. if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
  807. trace_sdhci_error("ADMA1 not supported");
  808. break;
  809. }
  810. sdhci_do_adma(s);
  811. break;
  812. case SDHC_CTRL_ADMA2_32:
  813. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
  814. trace_sdhci_error("ADMA2 not supported");
  815. break;
  816. }
  817. sdhci_do_adma(s);
  818. break;
  819. case SDHC_CTRL_ADMA2_64:
  820. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
  821. !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
  822. trace_sdhci_error("64 bit ADMA not supported");
  823. break;
  824. }
  825. sdhci_do_adma(s);
  826. break;
  827. default:
  828. trace_sdhci_error("Unsupported DMA type");
  829. break;
  830. }
  831. } else {
  832. if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
  833. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  834. SDHC_DAT_LINE_ACTIVE;
  835. sdhci_read_block_from_card(s);
  836. } else {
  837. s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
  838. SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
  839. sdhci_write_block_to_card(s);
  840. }
  841. }
  842. }
  843. static bool sdhci_can_issue_command(SDHCIState *s)
  844. {
  845. if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
  846. (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
  847. ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
  848. ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
  849. !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
  850. return false;
  851. }
  852. return true;
  853. }
  854. /* The Buffer Data Port register must be accessed in sequential and
  855. * continuous manner */
  856. static inline bool
  857. sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
  858. {
  859. if ((s->data_count & 0x3) != byte_num) {
  860. qemu_log_mask(LOG_GUEST_ERROR,
  861. "SDHCI: Non-sequential access to Buffer Data Port"
  862. " register is prohibited\n");
  863. return false;
  864. }
  865. return true;
  866. }
  867. static void sdhci_resume_pending_transfer(SDHCIState *s)
  868. {
  869. timer_del(s->transfer_timer);
  870. sdhci_data_transfer(s);
  871. }
  872. static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
  873. {
  874. SDHCIState *s = (SDHCIState *)opaque;
  875. uint32_t ret = 0;
  876. if (timer_pending(s->transfer_timer)) {
  877. sdhci_resume_pending_transfer(s);
  878. }
  879. switch (offset & ~0x3) {
  880. case SDHC_SYSAD:
  881. ret = s->sdmasysad;
  882. break;
  883. case SDHC_BLKSIZE:
  884. ret = s->blksize | (s->blkcnt << 16);
  885. break;
  886. case SDHC_ARGUMENT:
  887. ret = s->argument;
  888. break;
  889. case SDHC_TRNMOD:
  890. ret = s->trnmod | (s->cmdreg << 16);
  891. break;
  892. case SDHC_RSPREG0 ... SDHC_RSPREG3:
  893. ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
  894. break;
  895. case SDHC_BDATA:
  896. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  897. ret = sdhci_read_dataport(s, size);
  898. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  899. return ret;
  900. }
  901. break;
  902. case SDHC_PRNSTS:
  903. ret = s->prnsts;
  904. ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
  905. sdbus_get_dat_lines(&s->sdbus));
  906. ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
  907. sdbus_get_cmd_line(&s->sdbus));
  908. break;
  909. case SDHC_HOSTCTL:
  910. ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
  911. (s->wakcon << 24);
  912. break;
  913. case SDHC_CLKCON:
  914. ret = s->clkcon | (s->timeoutcon << 16);
  915. break;
  916. case SDHC_NORINTSTS:
  917. ret = s->norintsts | (s->errintsts << 16);
  918. break;
  919. case SDHC_NORINTSTSEN:
  920. ret = s->norintstsen | (s->errintstsen << 16);
  921. break;
  922. case SDHC_NORINTSIGEN:
  923. ret = s->norintsigen | (s->errintsigen << 16);
  924. break;
  925. case SDHC_ACMD12ERRSTS:
  926. ret = s->acmd12errsts | (s->hostctl2 << 16);
  927. break;
  928. case SDHC_CAPAB:
  929. ret = (uint32_t)s->capareg;
  930. break;
  931. case SDHC_CAPAB + 4:
  932. ret = (uint32_t)(s->capareg >> 32);
  933. break;
  934. case SDHC_MAXCURR:
  935. ret = (uint32_t)s->maxcurr;
  936. break;
  937. case SDHC_MAXCURR + 4:
  938. ret = (uint32_t)(s->maxcurr >> 32);
  939. break;
  940. case SDHC_ADMAERR:
  941. ret = s->admaerr;
  942. break;
  943. case SDHC_ADMASYSADDR:
  944. ret = (uint32_t)s->admasysaddr;
  945. break;
  946. case SDHC_ADMASYSADDR + 4:
  947. ret = (uint32_t)(s->admasysaddr >> 32);
  948. break;
  949. case SDHC_SLOT_INT_STATUS:
  950. ret = (s->version << 16) | sdhci_slotint(s);
  951. break;
  952. default:
  953. qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
  954. "not implemented\n", size, offset);
  955. break;
  956. }
  957. ret >>= (offset & 0x3) * 8;
  958. ret &= (1ULL << (size * 8)) - 1;
  959. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  960. return ret;
  961. }
  962. static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
  963. {
  964. if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
  965. return;
  966. }
  967. s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
  968. if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
  969. (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
  970. if (s->stopped_state == sdhc_gap_read) {
  971. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
  972. sdhci_read_block_from_card(s);
  973. } else {
  974. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
  975. sdhci_write_block_to_card(s);
  976. }
  977. s->stopped_state = sdhc_not_stopped;
  978. } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
  979. if (s->prnsts & SDHC_DOING_READ) {
  980. s->stopped_state = sdhc_gap_read;
  981. } else if (s->prnsts & SDHC_DOING_WRITE) {
  982. s->stopped_state = sdhc_gap_write;
  983. }
  984. }
  985. }
  986. static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
  987. {
  988. switch (value) {
  989. case SDHC_RESET_ALL:
  990. sdhci_reset(s);
  991. break;
  992. case SDHC_RESET_CMD:
  993. s->prnsts &= ~SDHC_CMD_INHIBIT;
  994. s->norintsts &= ~SDHC_NIS_CMDCMP;
  995. break;
  996. case SDHC_RESET_DATA:
  997. s->data_count = 0;
  998. s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
  999. SDHC_DOING_READ | SDHC_DOING_WRITE |
  1000. SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
  1001. s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
  1002. s->stopped_state = sdhc_not_stopped;
  1003. s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
  1004. SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
  1005. break;
  1006. }
  1007. }
  1008. static void
  1009. sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1010. {
  1011. SDHCIState *s = (SDHCIState *)opaque;
  1012. unsigned shift = 8 * (offset & 0x3);
  1013. uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
  1014. uint32_t value = val;
  1015. value <<= shift;
  1016. if (timer_pending(s->transfer_timer)) {
  1017. sdhci_resume_pending_transfer(s);
  1018. }
  1019. switch (offset & ~0x3) {
  1020. case SDHC_SYSAD:
  1021. if (!TRANSFERRING_DATA(s->prnsts)) {
  1022. s->sdmasysad = (s->sdmasysad & mask) | value;
  1023. MASKED_WRITE(s->sdmasysad, mask, value);
  1024. /* Writing to last byte of sdmasysad might trigger transfer */
  1025. if (!(mask & 0xFF000000) && s->blkcnt &&
  1026. (s->blksize & BLOCK_SIZE_MASK) &&
  1027. SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
  1028. if (s->trnmod & SDHC_TRNS_MULTI) {
  1029. sdhci_sdma_transfer_multi_blocks(s);
  1030. } else {
  1031. sdhci_sdma_transfer_single_block(s);
  1032. }
  1033. }
  1034. }
  1035. break;
  1036. case SDHC_BLKSIZE:
  1037. if (!TRANSFERRING_DATA(s->prnsts)) {
  1038. uint16_t blksize = s->blksize;
  1039. /*
  1040. * [14:12] SDMA Buffer Boundary
  1041. * [11:00] Transfer Block Size
  1042. */
  1043. MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15));
  1044. MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
  1045. /* Limit block size to the maximum buffer size */
  1046. if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
  1047. qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
  1048. "the maximum buffer 0x%x\n", __func__, s->blksize,
  1049. s->buf_maxsz);
  1050. s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
  1051. }
  1052. /*
  1053. * If the block size is programmed to a different value from
  1054. * the previous one, reset the data pointer of s->fifo_buffer[]
  1055. * so that s->fifo_buffer[] can be filled in using the new block
  1056. * size in the next transfer.
  1057. */
  1058. if (blksize != s->blksize) {
  1059. s->data_count = 0;
  1060. }
  1061. }
  1062. break;
  1063. case SDHC_ARGUMENT:
  1064. MASKED_WRITE(s->argument, mask, value);
  1065. break;
  1066. case SDHC_TRNMOD:
  1067. /* DMA can be enabled only if it is supported as indicated by
  1068. * capabilities register */
  1069. if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
  1070. value &= ~SDHC_TRNS_DMA;
  1071. }
  1072. /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */
  1073. if (s->prnsts & SDHC_DATA_INHIBIT) {
  1074. mask |= 0xffff;
  1075. }
  1076. MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
  1077. MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
  1078. /* Writing to the upper byte of CMDREG triggers SD command generation */
  1079. if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
  1080. break;
  1081. }
  1082. sdhci_send_command(s);
  1083. break;
  1084. case SDHC_BDATA:
  1085. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  1086. sdhci_write_dataport(s, value >> shift, size);
  1087. }
  1088. break;
  1089. case SDHC_HOSTCTL:
  1090. if (!(mask & 0xFF0000)) {
  1091. sdhci_blkgap_write(s, value >> 16);
  1092. }
  1093. MASKED_WRITE(s->hostctl1, mask, value);
  1094. MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
  1095. MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
  1096. if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
  1097. !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
  1098. s->pwrcon &= ~SDHC_POWER_ON;
  1099. }
  1100. break;
  1101. case SDHC_CLKCON:
  1102. if (!(mask & 0xFF000000)) {
  1103. sdhci_reset_write(s, value >> 24);
  1104. }
  1105. MASKED_WRITE(s->clkcon, mask, value);
  1106. MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
  1107. if (s->clkcon & SDHC_CLOCK_INT_EN) {
  1108. s->clkcon |= SDHC_CLOCK_INT_STABLE;
  1109. } else {
  1110. s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
  1111. }
  1112. break;
  1113. case SDHC_NORINTSTS:
  1114. if (s->norintstsen & SDHC_NISEN_CARDINT) {
  1115. value &= ~SDHC_NIS_CARDINT;
  1116. }
  1117. s->norintsts &= mask | ~value;
  1118. s->errintsts &= (mask >> 16) | ~(value >> 16);
  1119. if (s->errintsts) {
  1120. s->norintsts |= SDHC_NIS_ERR;
  1121. } else {
  1122. s->norintsts &= ~SDHC_NIS_ERR;
  1123. }
  1124. sdhci_update_irq(s);
  1125. break;
  1126. case SDHC_NORINTSTSEN:
  1127. MASKED_WRITE(s->norintstsen, mask, value);
  1128. MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
  1129. s->norintsts &= s->norintstsen;
  1130. s->errintsts &= s->errintstsen;
  1131. if (s->errintsts) {
  1132. s->norintsts |= SDHC_NIS_ERR;
  1133. } else {
  1134. s->norintsts &= ~SDHC_NIS_ERR;
  1135. }
  1136. /* Quirk for Raspberry Pi: pending card insert interrupt
  1137. * appears when first enabled after power on */
  1138. if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
  1139. assert(s->pending_insert_quirk);
  1140. s->norintsts |= SDHC_NIS_INSERT;
  1141. s->pending_insert_state = false;
  1142. }
  1143. sdhci_update_irq(s);
  1144. break;
  1145. case SDHC_NORINTSIGEN:
  1146. MASKED_WRITE(s->norintsigen, mask, value);
  1147. MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
  1148. sdhci_update_irq(s);
  1149. break;
  1150. case SDHC_ADMAERR:
  1151. MASKED_WRITE(s->admaerr, mask, value);
  1152. break;
  1153. case SDHC_ADMASYSADDR:
  1154. s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
  1155. (uint64_t)mask)) | (uint64_t)value;
  1156. break;
  1157. case SDHC_ADMASYSADDR + 4:
  1158. s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
  1159. ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
  1160. break;
  1161. case SDHC_FEAER:
  1162. s->acmd12errsts |= value;
  1163. s->errintsts |= (value >> 16) & s->errintstsen;
  1164. if (s->acmd12errsts) {
  1165. s->errintsts |= SDHC_EIS_CMD12ERR;
  1166. }
  1167. if (s->errintsts) {
  1168. s->norintsts |= SDHC_NIS_ERR;
  1169. }
  1170. sdhci_update_irq(s);
  1171. break;
  1172. case SDHC_ACMD12ERRSTS:
  1173. MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
  1174. if (s->uhs_mode >= UHS_I) {
  1175. MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
  1176. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
  1177. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
  1178. } else {
  1179. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
  1180. }
  1181. }
  1182. break;
  1183. case SDHC_CAPAB:
  1184. case SDHC_CAPAB + 4:
  1185. case SDHC_MAXCURR:
  1186. case SDHC_MAXCURR + 4:
  1187. qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
  1188. " <- 0x%08x read-only\n", size, offset, value >> shift);
  1189. break;
  1190. default:
  1191. qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
  1192. "not implemented\n", size, offset, value >> shift);
  1193. break;
  1194. }
  1195. trace_sdhci_access("wr", size << 3, offset, "<-",
  1196. value >> shift, value >> shift);
  1197. }
  1198. static const MemoryRegionOps sdhci_mmio_le_ops = {
  1199. .read = sdhci_read,
  1200. .write = sdhci_write,
  1201. .valid = {
  1202. .min_access_size = 1,
  1203. .max_access_size = 4,
  1204. .unaligned = false
  1205. },
  1206. .endianness = DEVICE_LITTLE_ENDIAN,
  1207. };
  1208. static const MemoryRegionOps sdhci_mmio_be_ops = {
  1209. .read = sdhci_read,
  1210. .write = sdhci_write,
  1211. .impl = {
  1212. .min_access_size = 4,
  1213. .max_access_size = 4,
  1214. },
  1215. .valid = {
  1216. .min_access_size = 1,
  1217. .max_access_size = 4,
  1218. .unaligned = false
  1219. },
  1220. .endianness = DEVICE_BIG_ENDIAN,
  1221. };
  1222. static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
  1223. {
  1224. ERRP_GUARD();
  1225. switch (s->sd_spec_version) {
  1226. case 2 ... 3:
  1227. break;
  1228. default:
  1229. error_setg(errp, "Only Spec v2/v3 are supported");
  1230. return;
  1231. }
  1232. s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
  1233. sdhci_check_capareg(s, errp);
  1234. if (*errp) {
  1235. return;
  1236. }
  1237. }
  1238. /* --- qdev common --- */
  1239. void sdhci_initfn(SDHCIState *s)
  1240. {
  1241. qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
  1242. s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
  1243. s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
  1244. s->io_ops = &sdhci_mmio_le_ops;
  1245. }
  1246. void sdhci_uninitfn(SDHCIState *s)
  1247. {
  1248. timer_free(s->insert_timer);
  1249. timer_free(s->transfer_timer);
  1250. g_free(s->fifo_buffer);
  1251. s->fifo_buffer = NULL;
  1252. }
  1253. void sdhci_common_realize(SDHCIState *s, Error **errp)
  1254. {
  1255. ERRP_GUARD();
  1256. switch (s->endianness) {
  1257. case DEVICE_LITTLE_ENDIAN:
  1258. /* s->io_ops is little endian by default */
  1259. break;
  1260. case DEVICE_BIG_ENDIAN:
  1261. if (s->io_ops != &sdhci_mmio_le_ops) {
  1262. error_setg(errp, "SD controller doesn't support big endianness");
  1263. return;
  1264. }
  1265. s->io_ops = &sdhci_mmio_be_ops;
  1266. break;
  1267. default:
  1268. error_setg(errp, "Incorrect endianness");
  1269. return;
  1270. }
  1271. sdhci_init_readonly_registers(s, errp);
  1272. if (*errp) {
  1273. return;
  1274. }
  1275. s->buf_maxsz = sdhci_get_fifolen(s);
  1276. s->fifo_buffer = g_malloc0(s->buf_maxsz);
  1277. memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
  1278. SDHC_REGISTERS_MAP_SIZE);
  1279. }
  1280. void sdhci_common_unrealize(SDHCIState *s)
  1281. {
  1282. /* This function is expected to be called only once for each class:
  1283. * - SysBus: via DeviceClass->unrealize(),
  1284. * - PCI: via PCIDeviceClass->exit().
  1285. * However to avoid double-free and/or use-after-free we still nullify
  1286. * this variable (better safe than sorry!). */
  1287. g_free(s->fifo_buffer);
  1288. s->fifo_buffer = NULL;
  1289. }
  1290. static bool sdhci_pending_insert_vmstate_needed(void *opaque)
  1291. {
  1292. SDHCIState *s = opaque;
  1293. return s->pending_insert_state;
  1294. }
  1295. static const VMStateDescription sdhci_pending_insert_vmstate = {
  1296. .name = "sdhci/pending-insert",
  1297. .version_id = 1,
  1298. .minimum_version_id = 1,
  1299. .needed = sdhci_pending_insert_vmstate_needed,
  1300. .fields = (const VMStateField[]) {
  1301. VMSTATE_BOOL(pending_insert_state, SDHCIState),
  1302. VMSTATE_END_OF_LIST()
  1303. },
  1304. };
  1305. const VMStateDescription sdhci_vmstate = {
  1306. .name = "sdhci",
  1307. .version_id = 1,
  1308. .minimum_version_id = 1,
  1309. .fields = (const VMStateField[]) {
  1310. VMSTATE_UINT32(sdmasysad, SDHCIState),
  1311. VMSTATE_UINT16(blksize, SDHCIState),
  1312. VMSTATE_UINT16(blkcnt, SDHCIState),
  1313. VMSTATE_UINT32(argument, SDHCIState),
  1314. VMSTATE_UINT16(trnmod, SDHCIState),
  1315. VMSTATE_UINT16(cmdreg, SDHCIState),
  1316. VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
  1317. VMSTATE_UINT32(prnsts, SDHCIState),
  1318. VMSTATE_UINT8(hostctl1, SDHCIState),
  1319. VMSTATE_UINT8(pwrcon, SDHCIState),
  1320. VMSTATE_UINT8(blkgap, SDHCIState),
  1321. VMSTATE_UINT8(wakcon, SDHCIState),
  1322. VMSTATE_UINT16(clkcon, SDHCIState),
  1323. VMSTATE_UINT8(timeoutcon, SDHCIState),
  1324. VMSTATE_UINT8(admaerr, SDHCIState),
  1325. VMSTATE_UINT16(norintsts, SDHCIState),
  1326. VMSTATE_UINT16(errintsts, SDHCIState),
  1327. VMSTATE_UINT16(norintstsen, SDHCIState),
  1328. VMSTATE_UINT16(errintstsen, SDHCIState),
  1329. VMSTATE_UINT16(norintsigen, SDHCIState),
  1330. VMSTATE_UINT16(errintsigen, SDHCIState),
  1331. VMSTATE_UINT16(acmd12errsts, SDHCIState),
  1332. VMSTATE_UINT16(data_count, SDHCIState),
  1333. VMSTATE_UINT64(admasysaddr, SDHCIState),
  1334. VMSTATE_UINT8(stopped_state, SDHCIState),
  1335. VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
  1336. VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
  1337. VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
  1338. VMSTATE_END_OF_LIST()
  1339. },
  1340. .subsections = (const VMStateDescription * const []) {
  1341. &sdhci_pending_insert_vmstate,
  1342. NULL
  1343. },
  1344. };
  1345. void sdhci_common_class_init(ObjectClass *klass, void *data)
  1346. {
  1347. DeviceClass *dc = DEVICE_CLASS(klass);
  1348. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1349. dc->vmsd = &sdhci_vmstate;
  1350. device_class_set_legacy_reset(dc, sdhci_poweron_reset);
  1351. }
  1352. /* --- qdev SysBus --- */
  1353. static Property sdhci_sysbus_properties[] = {
  1354. DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
  1355. DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
  1356. false),
  1357. DEFINE_PROP_LINK("dma", SDHCIState,
  1358. dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
  1359. DEFINE_PROP_END_OF_LIST(),
  1360. };
  1361. static void sdhci_sysbus_init(Object *obj)
  1362. {
  1363. SDHCIState *s = SYSBUS_SDHCI(obj);
  1364. sdhci_initfn(s);
  1365. }
  1366. static void sdhci_sysbus_finalize(Object *obj)
  1367. {
  1368. SDHCIState *s = SYSBUS_SDHCI(obj);
  1369. if (s->dma_mr) {
  1370. object_unparent(OBJECT(s->dma_mr));
  1371. }
  1372. sdhci_uninitfn(s);
  1373. }
  1374. static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
  1375. {
  1376. ERRP_GUARD();
  1377. SDHCIState *s = SYSBUS_SDHCI(dev);
  1378. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1379. sdhci_common_realize(s, errp);
  1380. if (*errp) {
  1381. return;
  1382. }
  1383. if (s->dma_mr) {
  1384. s->dma_as = &s->sysbus_dma_as;
  1385. address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
  1386. } else {
  1387. /* use system_memory() if property "dma" not set */
  1388. s->dma_as = &address_space_memory;
  1389. }
  1390. sysbus_init_irq(sbd, &s->irq);
  1391. sysbus_init_mmio(sbd, &s->iomem);
  1392. }
  1393. static void sdhci_sysbus_unrealize(DeviceState *dev)
  1394. {
  1395. SDHCIState *s = SYSBUS_SDHCI(dev);
  1396. sdhci_common_unrealize(s);
  1397. if (s->dma_mr) {
  1398. address_space_destroy(s->dma_as);
  1399. }
  1400. }
  1401. static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
  1402. {
  1403. DeviceClass *dc = DEVICE_CLASS(klass);
  1404. device_class_set_props(dc, sdhci_sysbus_properties);
  1405. dc->realize = sdhci_sysbus_realize;
  1406. dc->unrealize = sdhci_sysbus_unrealize;
  1407. sdhci_common_class_init(klass, data);
  1408. }
  1409. static const TypeInfo sdhci_sysbus_info = {
  1410. .name = TYPE_SYSBUS_SDHCI,
  1411. .parent = TYPE_SYS_BUS_DEVICE,
  1412. .instance_size = sizeof(SDHCIState),
  1413. .instance_init = sdhci_sysbus_init,
  1414. .instance_finalize = sdhci_sysbus_finalize,
  1415. .class_init = sdhci_sysbus_class_init,
  1416. };
  1417. /* --- qdev bus master --- */
  1418. static void sdhci_bus_class_init(ObjectClass *klass, void *data)
  1419. {
  1420. SDBusClass *sbc = SD_BUS_CLASS(klass);
  1421. sbc->set_inserted = sdhci_set_inserted;
  1422. sbc->set_readonly = sdhci_set_readonly;
  1423. }
  1424. static const TypeInfo sdhci_bus_info = {
  1425. .name = TYPE_SDHCI_BUS,
  1426. .parent = TYPE_SD_BUS,
  1427. .instance_size = sizeof(SDBus),
  1428. .class_init = sdhci_bus_class_init,
  1429. };
  1430. /* --- qdev i.MX eSDHC --- */
  1431. #define USDHC_MIX_CTRL 0x48
  1432. #define USDHC_VENDOR_SPEC 0xc0
  1433. #define USDHC_IMX_FRC_SDCLK_ON (1 << 8)
  1434. #define USDHC_DLL_CTRL 0x60
  1435. #define USDHC_TUNING_CTRL 0xcc
  1436. #define USDHC_TUNE_CTRL_STATUS 0x68
  1437. #define USDHC_WTMK_LVL 0x44
  1438. /* Undocumented register used by guests working around erratum ERR004536 */
  1439. #define USDHC_UNDOCUMENTED_REG27 0x6c
  1440. #define USDHC_CTRL_4BITBUS (0x1 << 1)
  1441. #define USDHC_CTRL_8BITBUS (0x2 << 1)
  1442. #define USDHC_PRNSTS_SDSTB (1 << 3)
  1443. static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
  1444. {
  1445. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1446. uint32_t ret;
  1447. uint16_t hostctl1;
  1448. switch (offset) {
  1449. default:
  1450. return sdhci_read(opaque, offset, size);
  1451. case SDHC_HOSTCTL:
  1452. /*
  1453. * For a detailed explanation on the following bit
  1454. * manipulation code see comments in a similar part of
  1455. * usdhc_write()
  1456. */
  1457. hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
  1458. if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
  1459. hostctl1 |= USDHC_CTRL_8BITBUS;
  1460. }
  1461. if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
  1462. hostctl1 |= USDHC_CTRL_4BITBUS;
  1463. }
  1464. ret = hostctl1;
  1465. ret |= (uint32_t)s->blkgap << 16;
  1466. ret |= (uint32_t)s->wakcon << 24;
  1467. break;
  1468. case SDHC_PRNSTS:
  1469. /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
  1470. ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB;
  1471. if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
  1472. ret |= USDHC_PRNSTS_SDSTB;
  1473. }
  1474. break;
  1475. case USDHC_VENDOR_SPEC:
  1476. ret = s->vendor_spec;
  1477. break;
  1478. case USDHC_DLL_CTRL:
  1479. case USDHC_TUNE_CTRL_STATUS:
  1480. case USDHC_UNDOCUMENTED_REG27:
  1481. case USDHC_TUNING_CTRL:
  1482. case USDHC_MIX_CTRL:
  1483. case USDHC_WTMK_LVL:
  1484. ret = 0;
  1485. break;
  1486. }
  1487. return ret;
  1488. }
  1489. static void
  1490. usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1491. {
  1492. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1493. uint8_t hostctl1;
  1494. uint32_t value = (uint32_t)val;
  1495. switch (offset) {
  1496. case USDHC_DLL_CTRL:
  1497. case USDHC_TUNE_CTRL_STATUS:
  1498. case USDHC_UNDOCUMENTED_REG27:
  1499. case USDHC_TUNING_CTRL:
  1500. case USDHC_WTMK_LVL:
  1501. break;
  1502. case USDHC_VENDOR_SPEC:
  1503. s->vendor_spec = value;
  1504. switch (s->vendor) {
  1505. case SDHCI_VENDOR_IMX:
  1506. if (value & USDHC_IMX_FRC_SDCLK_ON) {
  1507. s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
  1508. } else {
  1509. s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
  1510. }
  1511. break;
  1512. default:
  1513. break;
  1514. }
  1515. break;
  1516. case SDHC_HOSTCTL:
  1517. /*
  1518. * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
  1519. *
  1520. * 7 6 5 4 3 2 1 0
  1521. * |-----------+--------+--------+-----------+----------+---------|
  1522. * | Card | Card | Endian | DATA3 | Data | Led |
  1523. * | Detect | Detect | Mode | as Card | Transfer | Control |
  1524. * | Signal | Test | | Detection | Width | |
  1525. * | Selection | Level | | Pin | | |
  1526. * |-----------+--------+--------+-----------+----------+---------|
  1527. *
  1528. * and 0x29
  1529. *
  1530. * 15 10 9 8
  1531. * |----------+------|
  1532. * | Reserved | DMA |
  1533. * | | Sel. |
  1534. * | | |
  1535. * |----------+------|
  1536. *
  1537. * and here's what SDCHI spec expects those offsets to be:
  1538. *
  1539. * 0x28 (Host Control Register)
  1540. *
  1541. * 7 6 5 4 3 2 1 0
  1542. * |--------+--------+----------+------+--------+----------+---------|
  1543. * | Card | Card | Extended | DMA | High | Data | LED |
  1544. * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
  1545. * | Signal | Test | Transfer | | Enable | Width | |
  1546. * | Sel. | Level | Width | | | | |
  1547. * |--------+--------+----------+------+--------+----------+---------|
  1548. *
  1549. * and 0x29 (Power Control Register)
  1550. *
  1551. * |----------------------------------|
  1552. * | Power Control Register |
  1553. * | |
  1554. * | Description omitted, |
  1555. * | since it has no analog in ESDHCI |
  1556. * | |
  1557. * |----------------------------------|
  1558. *
  1559. * Since offsets 0x2A and 0x2B should be compatible between
  1560. * both IP specs we only need to reconcile least 16-bit of the
  1561. * word we've been given.
  1562. */
  1563. /*
  1564. * First, save bits 7 6 and 0 since they are identical
  1565. */
  1566. hostctl1 = value & (SDHC_CTRL_LED |
  1567. SDHC_CTRL_CDTEST_INS |
  1568. SDHC_CTRL_CDTEST_EN);
  1569. /*
  1570. * Second, split "Data Transfer Width" from bits 2 and 1 in to
  1571. * bits 5 and 1
  1572. */
  1573. if (value & USDHC_CTRL_8BITBUS) {
  1574. hostctl1 |= SDHC_CTRL_8BITBUS;
  1575. }
  1576. if (value & USDHC_CTRL_4BITBUS) {
  1577. hostctl1 |= USDHC_CTRL_4BITBUS;
  1578. }
  1579. /*
  1580. * Third, move DMA select from bits 9 and 8 to bits 4 and 3
  1581. */
  1582. hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
  1583. /*
  1584. * Now place the corrected value into low 16-bit of the value
  1585. * we are going to give standard SDHCI write function
  1586. *
  1587. * NOTE: This transformation should be the inverse of what can
  1588. * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
  1589. * kernel
  1590. */
  1591. value &= ~UINT16_MAX;
  1592. value |= hostctl1;
  1593. value |= (uint16_t)s->pwrcon << 8;
  1594. sdhci_write(opaque, offset, value, size);
  1595. break;
  1596. case USDHC_MIX_CTRL:
  1597. /*
  1598. * So, when SD/MMC stack in Linux tries to write to "Transfer
  1599. * Mode Register", ESDHC i.MX quirk code will translate it
  1600. * into a write to ESDHC_MIX_CTRL, so we do the opposite in
  1601. * order to get where we started
  1602. *
  1603. * Note that Auto CMD23 Enable bit is located in a wrong place
  1604. * on i.MX, but since it is not used by QEMU we do not care.
  1605. *
  1606. * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
  1607. * here because it will result in a call to
  1608. * sdhci_send_command(s) which we don't want.
  1609. *
  1610. */
  1611. s->trnmod = value & UINT16_MAX;
  1612. break;
  1613. case SDHC_TRNMOD:
  1614. /*
  1615. * Similar to above, but this time a write to "Command
  1616. * Register" will be translated into a 4-byte write to
  1617. * "Transfer Mode register" where lower 16-bit of value would
  1618. * be set to zero. So what we do is fill those bits with
  1619. * cached value from s->trnmod and let the SDHCI
  1620. * infrastructure handle the rest
  1621. */
  1622. sdhci_write(opaque, offset, val | s->trnmod, size);
  1623. break;
  1624. case SDHC_BLKSIZE:
  1625. /*
  1626. * ESDHCI does not implement "Host SDMA Buffer Boundary", and
  1627. * Linux driver will try to zero this field out which will
  1628. * break the rest of SDHCI emulation.
  1629. *
  1630. * Linux defaults to maximum possible setting (512K boundary)
  1631. * and it seems to be the only option that i.MX IP implements,
  1632. * so we artificially set it to that value.
  1633. */
  1634. val |= 0x7 << 12;
  1635. /* FALLTHROUGH */
  1636. default:
  1637. sdhci_write(opaque, offset, val, size);
  1638. break;
  1639. }
  1640. }
  1641. static const MemoryRegionOps usdhc_mmio_ops = {
  1642. .read = usdhc_read,
  1643. .write = usdhc_write,
  1644. .valid = {
  1645. .min_access_size = 1,
  1646. .max_access_size = 4,
  1647. .unaligned = false
  1648. },
  1649. .endianness = DEVICE_LITTLE_ENDIAN,
  1650. };
  1651. static void imx_usdhc_init(Object *obj)
  1652. {
  1653. SDHCIState *s = SYSBUS_SDHCI(obj);
  1654. s->io_ops = &usdhc_mmio_ops;
  1655. s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
  1656. }
  1657. static const TypeInfo imx_usdhc_info = {
  1658. .name = TYPE_IMX_USDHC,
  1659. .parent = TYPE_SYSBUS_SDHCI,
  1660. .instance_init = imx_usdhc_init,
  1661. };
  1662. /* --- qdev Samsung s3c --- */
  1663. #define S3C_SDHCI_CONTROL2 0x80
  1664. #define S3C_SDHCI_CONTROL3 0x84
  1665. #define S3C_SDHCI_CONTROL4 0x8c
  1666. static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
  1667. {
  1668. uint64_t ret;
  1669. switch (offset) {
  1670. case S3C_SDHCI_CONTROL2:
  1671. case S3C_SDHCI_CONTROL3:
  1672. case S3C_SDHCI_CONTROL4:
  1673. /* ignore */
  1674. ret = 0;
  1675. break;
  1676. default:
  1677. ret = sdhci_read(opaque, offset, size);
  1678. break;
  1679. }
  1680. return ret;
  1681. }
  1682. static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
  1683. unsigned size)
  1684. {
  1685. switch (offset) {
  1686. case S3C_SDHCI_CONTROL2:
  1687. case S3C_SDHCI_CONTROL3:
  1688. case S3C_SDHCI_CONTROL4:
  1689. /* ignore */
  1690. break;
  1691. default:
  1692. sdhci_write(opaque, offset, val, size);
  1693. break;
  1694. }
  1695. }
  1696. static const MemoryRegionOps sdhci_s3c_mmio_ops = {
  1697. .read = sdhci_s3c_read,
  1698. .write = sdhci_s3c_write,
  1699. .valid = {
  1700. .min_access_size = 1,
  1701. .max_access_size = 4,
  1702. .unaligned = false
  1703. },
  1704. .endianness = DEVICE_LITTLE_ENDIAN,
  1705. };
  1706. static void sdhci_s3c_init(Object *obj)
  1707. {
  1708. SDHCIState *s = SYSBUS_SDHCI(obj);
  1709. s->io_ops = &sdhci_s3c_mmio_ops;
  1710. }
  1711. static const TypeInfo sdhci_s3c_info = {
  1712. .name = TYPE_S3C_SDHCI ,
  1713. .parent = TYPE_SYSBUS_SDHCI,
  1714. .instance_init = sdhci_s3c_init,
  1715. };
  1716. static void sdhci_register_types(void)
  1717. {
  1718. type_register_static(&sdhci_sysbus_info);
  1719. type_register_static(&sdhci_bus_info);
  1720. type_register_static(&imx_usdhc_info);
  1721. type_register_static(&sdhci_s3c_info);
  1722. }
  1723. type_init(sdhci_register_types)