realview.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * ARM RealView Baseboard System emulation.
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "hw/sysbus.h"
  13. #include "hw/arm/boot.h"
  14. #include "hw/arm/primecell.h"
  15. #include "hw/core/split-irq.h"
  16. #include "hw/net/lan9118.h"
  17. #include "hw/net/smc91c111.h"
  18. #include "hw/pci/pci.h"
  19. #include "hw/qdev-core.h"
  20. #include "net/net.h"
  21. #include "system/system.h"
  22. #include "hw/boards.h"
  23. #include "hw/i2c/i2c.h"
  24. #include "qemu/error-report.h"
  25. #include "hw/char/pl011.h"
  26. #include "hw/cpu/a9mpcore.h"
  27. #include "hw/intc/realview_gic.h"
  28. #include "hw/irq.h"
  29. #include "hw/i2c/arm_sbcon_i2c.h"
  30. #include "hw/sd/sd.h"
  31. #include "audio/audio.h"
  32. #include "target/arm/cpu-qom.h"
  33. #define SMP_BOOT_ADDR 0xe0000000
  34. #define SMP_BOOTREG_ADDR 0x10000030
  35. /* Board init. */
  36. static struct arm_boot_info realview_binfo = {
  37. .smp_loader_start = SMP_BOOT_ADDR,
  38. .smp_bootreg_addr = SMP_BOOTREG_ADDR,
  39. };
  40. /* The following two lists must be consistent. */
  41. enum realview_board_type {
  42. BOARD_EB,
  43. BOARD_EB_MPCORE,
  44. BOARD_PB_A8,
  45. BOARD_PBX_A9,
  46. };
  47. static const int realview_board_id[] = {
  48. 0x33b,
  49. 0x33b,
  50. 0x769,
  51. 0x76d
  52. };
  53. static void split_irq_from_named(DeviceState *src, const char* outname,
  54. qemu_irq out1, qemu_irq out2) {
  55. DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ);
  56. qdev_prop_set_uint32(splitter, "num-lines", 2);
  57. qdev_realize_and_unref(splitter, NULL, &error_fatal);
  58. qdev_connect_gpio_out(splitter, 0, out1);
  59. qdev_connect_gpio_out(splitter, 1, out2);
  60. qdev_connect_gpio_out_named(src, outname, 0,
  61. qdev_get_gpio_in(splitter, 0));
  62. }
  63. static void realview_init(MachineState *machine,
  64. enum realview_board_type board_type)
  65. {
  66. ARMCPU *cpu = NULL;
  67. CPUARMState *env;
  68. MemoryRegion *sysmem = get_system_memory();
  69. MemoryRegion *ram_lo;
  70. MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
  71. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  72. MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
  73. DeviceState *dev, *sysctl, *gpio2, *pl041;
  74. SysBusDevice *busdev;
  75. qemu_irq pic[64];
  76. PCIBus *pci_bus = NULL;
  77. DriveInfo *dinfo;
  78. I2CBus *i2c;
  79. int n;
  80. unsigned int smp_cpus = machine->smp.cpus;
  81. qemu_irq cpu_irq[4];
  82. int is_mpcore = 0;
  83. int is_pb = 0;
  84. uint32_t proc_id = 0;
  85. uint32_t sys_id;
  86. ram_addr_t low_ram_size;
  87. ram_addr_t ram_size = machine->ram_size;
  88. hwaddr periphbase = 0;
  89. switch (board_type) {
  90. case BOARD_EB:
  91. break;
  92. case BOARD_EB_MPCORE:
  93. is_mpcore = 1;
  94. periphbase = 0x10100000;
  95. break;
  96. case BOARD_PB_A8:
  97. is_pb = 1;
  98. break;
  99. case BOARD_PBX_A9:
  100. is_mpcore = 1;
  101. is_pb = 1;
  102. periphbase = 0x1f000000;
  103. break;
  104. }
  105. for (n = 0; n < smp_cpus; n++) {
  106. Object *cpuobj = object_new(machine->cpu_type);
  107. /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board
  108. * does not currently support EL3 so the CPU EL3 property is disabled
  109. * before realization.
  110. */
  111. if (object_property_find(cpuobj, "has_el3")) {
  112. object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
  113. }
  114. if (is_pb && is_mpcore) {
  115. object_property_set_int(cpuobj, "reset-cbar", periphbase,
  116. &error_fatal);
  117. }
  118. qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
  119. cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
  120. }
  121. cpu = ARM_CPU(first_cpu);
  122. env = &cpu->env;
  123. if (arm_feature(env, ARM_FEATURE_V7)) {
  124. if (is_mpcore) {
  125. proc_id = 0x0c000000;
  126. } else {
  127. proc_id = 0x0e000000;
  128. }
  129. } else if (arm_feature(env, ARM_FEATURE_V6K)) {
  130. proc_id = 0x06000000;
  131. } else if (arm_feature(env, ARM_FEATURE_V6)) {
  132. proc_id = 0x04000000;
  133. } else {
  134. proc_id = 0x02000000;
  135. }
  136. if (is_pb && ram_size > 0x20000000) {
  137. /* Core tile RAM. */
  138. ram_lo = g_new(MemoryRegion, 1);
  139. low_ram_size = ram_size - 0x20000000;
  140. ram_size = 0x20000000;
  141. memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
  142. &error_fatal);
  143. memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
  144. }
  145. memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
  146. &error_fatal);
  147. low_ram_size = ram_size;
  148. if (low_ram_size > 0x10000000)
  149. low_ram_size = 0x10000000;
  150. /* SDRAM at address zero. */
  151. memory_region_init_alias(ram_alias, NULL, "realview.alias",
  152. ram_hi, 0, low_ram_size);
  153. memory_region_add_subregion(sysmem, 0, ram_alias);
  154. if (is_pb) {
  155. /* And again at a high address. */
  156. memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
  157. } else {
  158. ram_size = low_ram_size;
  159. }
  160. sys_id = is_pb ? 0x01780500 : 0xc1400400;
  161. sysctl = qdev_new("realview_sysctl");
  162. qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
  163. qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
  164. sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
  165. sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
  166. if (is_mpcore) {
  167. dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
  168. qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
  169. busdev = SYS_BUS_DEVICE(dev);
  170. sysbus_realize_and_unref(busdev, &error_fatal);
  171. sysbus_mmio_map(busdev, 0, periphbase);
  172. for (n = 0; n < smp_cpus; n++) {
  173. sysbus_connect_irq(busdev, n, cpu_irq[n]);
  174. }
  175. sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
  176. /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
  177. realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
  178. } else {
  179. uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
  180. /* For now just create the nIRQ GIC, and ignore the others. */
  181. dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
  182. }
  183. for (n = 0; n < 64; n++) {
  184. pic[n] = qdev_get_gpio_in(dev, n);
  185. }
  186. pl041 = qdev_new("pl041");
  187. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  188. if (machine->audiodev) {
  189. qdev_prop_set_string(pl041, "audiodev", machine->audiodev);
  190. }
  191. sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
  192. sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
  193. sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
  194. sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
  195. sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
  196. pl011_create(0x10009000, pic[12], serial_hd(0));
  197. pl011_create(0x1000a000, pic[13], serial_hd(1));
  198. pl011_create(0x1000b000, pic[14], serial_hd(2));
  199. pl011_create(0x1000c000, pic[15], serial_hd(3));
  200. /* DMA controller is optional, apparently. */
  201. dev = qdev_new("pl081");
  202. object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem),
  203. &error_fatal);
  204. busdev = SYS_BUS_DEVICE(dev);
  205. sysbus_realize_and_unref(busdev, &error_fatal);
  206. sysbus_mmio_map(busdev, 0, 0x10030000);
  207. sysbus_connect_irq(busdev, 0, pic[24]);
  208. sysbus_create_simple("sp804", 0x10011000, pic[4]);
  209. sysbus_create_simple("sp804", 0x10012000, pic[5]);
  210. sysbus_create_simple("pl061", 0x10013000, pic[6]);
  211. sysbus_create_simple("pl061", 0x10014000, pic[7]);
  212. gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
  213. dev = qdev_new("pl111");
  214. object_property_set_link(OBJECT(dev), "framebuffer-memory",
  215. OBJECT(sysmem), &error_fatal);
  216. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  217. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x10020000);
  218. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[23]);
  219. dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
  220. /* Wire up MMC card detect and read-only signals. These have
  221. * to go to both the PL061 GPIO and the sysctl register.
  222. * Note that the PL181 orders these lines (readonly,inserted)
  223. * and the PL061 has them the other way about. Also the card
  224. * detect line is inverted.
  225. */
  226. split_irq_from_named(dev, "card-read-only",
  227. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
  228. qdev_get_gpio_in(gpio2, 1));
  229. split_irq_from_named(dev, "card-inserted",
  230. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
  231. qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
  232. dinfo = drive_get(IF_SD, 0, 0);
  233. if (dinfo) {
  234. DeviceState *card;
  235. card = qdev_new(TYPE_SD_CARD);
  236. qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
  237. &error_fatal);
  238. qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
  239. &error_fatal);
  240. }
  241. sysbus_create_simple("pl031", 0x10017000, pic[10]);
  242. if (!is_pb) {
  243. dev = qdev_new("realview_pci");
  244. busdev = SYS_BUS_DEVICE(dev);
  245. sysbus_realize_and_unref(busdev, &error_fatal);
  246. sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
  247. sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
  248. sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
  249. sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
  250. sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
  251. sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
  252. sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
  253. sysbus_connect_irq(busdev, 0, pic[48]);
  254. sysbus_connect_irq(busdev, 1, pic[49]);
  255. sysbus_connect_irq(busdev, 2, pic[50]);
  256. sysbus_connect_irq(busdev, 3, pic[51]);
  257. pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
  258. if (machine_usb(machine)) {
  259. pci_create_simple(pci_bus, -1, "pci-ohci");
  260. }
  261. n = drive_get_max_bus(IF_SCSI);
  262. while (n >= 0) {
  263. dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
  264. lsi53c8xx_handle_legacy_cmdline(dev);
  265. n--;
  266. }
  267. }
  268. if (qemu_find_nic_info(is_pb ? "lan9118" : "smc91c111", true, NULL)) {
  269. if (is_pb) {
  270. lan9118_init(0x4e000000, pic[28]);
  271. } else {
  272. smc91c111_init(0x4e000000, pic[28]);
  273. }
  274. }
  275. if (pci_bus) {
  276. pci_init_nic_devices(pci_bus, "rtl8139");
  277. }
  278. dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, 0x10002000, NULL);
  279. i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
  280. i2c_slave_create_simple(i2c, "ds1338", 0x68);
  281. /* Memory map for RealView Emulation Baseboard: */
  282. /* 0x10000000 System registers. */
  283. /* 0x10001000 System controller. */
  284. /* 0x10002000 Two-Wire Serial Bus. */
  285. /* 0x10003000 Reserved. */
  286. /* 0x10004000 AACI. */
  287. /* 0x10005000 MCI. */
  288. /* 0x10006000 KMI0. */
  289. /* 0x10007000 KMI1. */
  290. /* 0x10008000 Character LCD. (EB) */
  291. /* 0x10009000 UART0. */
  292. /* 0x1000a000 UART1. */
  293. /* 0x1000b000 UART2. */
  294. /* 0x1000c000 UART3. */
  295. /* 0x1000d000 SSPI. */
  296. /* 0x1000e000 SCI. */
  297. /* 0x1000f000 Reserved. */
  298. /* 0x10010000 Watchdog. */
  299. /* 0x10011000 Timer 0+1. */
  300. /* 0x10012000 Timer 2+3. */
  301. /* 0x10013000 GPIO 0. */
  302. /* 0x10014000 GPIO 1. */
  303. /* 0x10015000 GPIO 2. */
  304. /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
  305. /* 0x10017000 RTC. */
  306. /* 0x10018000 DMC. */
  307. /* 0x10019000 PCI controller config. */
  308. /* 0x10020000 CLCD. */
  309. /* 0x10030000 DMA Controller. */
  310. /* 0x10040000 GIC1. (EB) */
  311. /* 0x10050000 GIC2. (EB) */
  312. /* 0x10060000 GIC3. (EB) */
  313. /* 0x10070000 GIC4. (EB) */
  314. /* 0x10080000 SMC. */
  315. /* 0x1e000000 GIC1. (PB) */
  316. /* 0x1e001000 GIC2. (PB) */
  317. /* 0x1e002000 GIC3. (PB) */
  318. /* 0x1e003000 GIC4. (PB) */
  319. /* 0x40000000 NOR flash. */
  320. /* 0x44000000 DoC flash. */
  321. /* 0x48000000 SRAM. */
  322. /* 0x4c000000 Configuration flash. */
  323. /* 0x4e000000 Ethernet. */
  324. /* 0x4f000000 USB. */
  325. /* 0x50000000 PISMO. */
  326. /* 0x54000000 PISMO. */
  327. /* 0x58000000 PISMO. */
  328. /* 0x5c000000 PISMO. */
  329. /* 0x60000000 PCI. */
  330. /* 0x60000000 PCI Self Config. */
  331. /* 0x61000000 PCI Config. */
  332. /* 0x62000000 PCI IO. */
  333. /* 0x63000000 PCI mem 0. */
  334. /* 0x64000000 PCI mem 1. */
  335. /* 0x68000000 PCI mem 2. */
  336. /* ??? Hack to map an additional page of ram for the secondary CPU
  337. startup code. I guess this works on real hardware because the
  338. BootROM happens to be in ROM/flash or in memory that isn't clobbered
  339. until after Linux boots the secondary CPUs. */
  340. memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
  341. &error_fatal);
  342. memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
  343. realview_binfo.ram_size = ram_size;
  344. realview_binfo.board_id = realview_board_id[board_type];
  345. realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
  346. arm_load_kernel(cpu, machine, &realview_binfo);
  347. }
  348. static void realview_eb_init(MachineState *machine)
  349. {
  350. realview_init(machine, BOARD_EB);
  351. }
  352. static void realview_eb_mpcore_init(MachineState *machine)
  353. {
  354. realview_init(machine, BOARD_EB_MPCORE);
  355. }
  356. static void realview_pb_a8_init(MachineState *machine)
  357. {
  358. realview_init(machine, BOARD_PB_A8);
  359. }
  360. static void realview_pbx_a9_init(MachineState *machine)
  361. {
  362. realview_init(machine, BOARD_PBX_A9);
  363. }
  364. static void realview_eb_class_init(ObjectClass *oc, void *data)
  365. {
  366. MachineClass *mc = MACHINE_CLASS(oc);
  367. mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
  368. mc->init = realview_eb_init;
  369. mc->block_default_type = IF_SCSI;
  370. mc->ignore_memory_transaction_failures = true;
  371. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  372. machine_add_audiodev_property(mc);
  373. }
  374. static const TypeInfo realview_eb_type = {
  375. .name = MACHINE_TYPE_NAME("realview-eb"),
  376. .parent = TYPE_MACHINE,
  377. .class_init = realview_eb_class_init,
  378. };
  379. static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
  380. {
  381. MachineClass *mc = MACHINE_CLASS(oc);
  382. mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
  383. mc->init = realview_eb_mpcore_init;
  384. mc->block_default_type = IF_SCSI;
  385. mc->max_cpus = 4;
  386. mc->ignore_memory_transaction_failures = true;
  387. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
  388. machine_add_audiodev_property(mc);
  389. }
  390. static const TypeInfo realview_eb_mpcore_type = {
  391. .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
  392. .parent = TYPE_MACHINE,
  393. .class_init = realview_eb_mpcore_class_init,
  394. };
  395. static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
  396. {
  397. MachineClass *mc = MACHINE_CLASS(oc);
  398. mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
  399. mc->init = realview_pb_a8_init;
  400. mc->ignore_memory_transaction_failures = true;
  401. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
  402. machine_add_audiodev_property(mc);
  403. }
  404. static const TypeInfo realview_pb_a8_type = {
  405. .name = MACHINE_TYPE_NAME("realview-pb-a8"),
  406. .parent = TYPE_MACHINE,
  407. .class_init = realview_pb_a8_class_init,
  408. };
  409. static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
  410. {
  411. MachineClass *mc = MACHINE_CLASS(oc);
  412. mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
  413. mc->init = realview_pbx_a9_init;
  414. mc->max_cpus = 4;
  415. mc->ignore_memory_transaction_failures = true;
  416. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
  417. machine_add_audiodev_property(mc);
  418. }
  419. static const TypeInfo realview_pbx_a9_type = {
  420. .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
  421. .parent = TYPE_MACHINE,
  422. .class_init = realview_pbx_a9_class_init,
  423. };
  424. static void realview_machine_init(void)
  425. {
  426. type_register_static(&realview_eb_type);
  427. type_register_static(&realview_eb_mpcore_type);
  428. type_register_static(&realview_pb_a8_type);
  429. type_register_static(&realview_pbx_a9_type);
  430. }
  431. type_init(realview_machine_init)