nrf51_soc.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * Nordic Semiconductor nRF51 SoC
  3. * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf
  4. *
  5. * Copyright 2018 Joel Stanley <joel@jms.id.au>
  6. *
  7. * This code is licensed under the GPL version 2 or later. See
  8. * the COPYING file in the top-level directory.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qapi/error.h"
  12. #include "hw/arm/boot.h"
  13. #include "hw/sysbus.h"
  14. #include "hw/qdev-clock.h"
  15. #include "hw/misc/unimp.h"
  16. #include "qemu/log.h"
  17. #include "hw/arm/nrf51.h"
  18. #include "hw/arm/nrf51_soc.h"
  19. /*
  20. * The size and base is for the NRF51822 part. If other parts
  21. * are supported in the future, add a sub-class of NRF51SoC for
  22. * the specific variants
  23. */
  24. #define NRF51822_FLASH_PAGES 256
  25. #define NRF51822_SRAM_PAGES 16
  26. #define NRF51822_FLASH_SIZE (NRF51822_FLASH_PAGES * NRF51_PAGE_SIZE)
  27. #define NRF51822_SRAM_SIZE (NRF51822_SRAM_PAGES * NRF51_PAGE_SIZE)
  28. #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F)
  29. /* HCLK (the main CPU clock) on this SoC is always 16MHz */
  30. #define HCLK_FRQ 16000000
  31. static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size)
  32. {
  33. qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n",
  34. __func__, addr, size);
  35. return 1;
  36. }
  37. static void clock_write(void *opaque, hwaddr addr, uint64_t data,
  38. unsigned int size)
  39. {
  40. qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n",
  41. __func__, addr, data, size);
  42. }
  43. static const MemoryRegionOps clock_ops = {
  44. .read = clock_read,
  45. .write = clock_write
  46. };
  47. static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp)
  48. {
  49. NRF51State *s = NRF51_SOC(dev_soc);
  50. MemoryRegion *mr;
  51. uint8_t i = 0;
  52. hwaddr base_addr = 0;
  53. if (!s->board_memory) {
  54. error_setg(errp, "memory property was not set");
  55. return;
  56. }
  57. /*
  58. * HCLK on this SoC is fixed, so we set up sysclk ourselves and
  59. * the board shouldn't connect it.
  60. */
  61. if (clock_has_source(s->sysclk)) {
  62. error_setg(errp, "sysclk clock must not be wired up by the board code");
  63. return;
  64. }
  65. /* This clock doesn't need migration because it is fixed-frequency */
  66. clock_set_hz(s->sysclk, HCLK_FRQ);
  67. qdev_connect_clock_in(DEVICE(&s->armv7m), "cpuclk", s->sysclk);
  68. /*
  69. * This SoC has no systick device, so don't connect refclk.
  70. * TODO: model the lack of systick (currently the armv7m object
  71. * will always provide one).
  72. */
  73. object_property_set_link(OBJECT(&s->armv7m), "memory", OBJECT(&s->container),
  74. &error_abort);
  75. if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) {
  76. return;
  77. }
  78. memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1);
  79. if (!memory_region_init_ram(&s->sram, OBJECT(s), "nrf51.sram", s->sram_size,
  80. errp)) {
  81. return;
  82. }
  83. memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram);
  84. /* UART */
  85. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart), errp)) {
  86. return;
  87. }
  88. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0);
  89. memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0);
  90. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0,
  91. qdev_get_gpio_in(DEVICE(&s->armv7m),
  92. BASE_TO_IRQ(NRF51_UART_BASE)));
  93. /* RNG */
  94. if (!sysbus_realize(SYS_BUS_DEVICE(&s->rng), errp)) {
  95. return;
  96. }
  97. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0);
  98. memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0);
  99. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0,
  100. qdev_get_gpio_in(DEVICE(&s->armv7m),
  101. BASE_TO_IRQ(NRF51_RNG_BASE)));
  102. /* UICR, FICR, NVMC, FLASH */
  103. if (!object_property_set_uint(OBJECT(&s->nvm), "flash-size",
  104. s->flash_size, errp)) {
  105. return;
  106. }
  107. if (!sysbus_realize(SYS_BUS_DEVICE(&s->nvm), errp)) {
  108. return;
  109. }
  110. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 0);
  111. memory_region_add_subregion_overlap(&s->container, NRF51_NVMC_BASE, mr, 0);
  112. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 1);
  113. memory_region_add_subregion_overlap(&s->container, NRF51_FICR_BASE, mr, 0);
  114. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 2);
  115. memory_region_add_subregion_overlap(&s->container, NRF51_UICR_BASE, mr, 0);
  116. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 3);
  117. memory_region_add_subregion_overlap(&s->container, NRF51_FLASH_BASE, mr, 0);
  118. /* GPIO */
  119. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
  120. return;
  121. }
  122. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0);
  123. memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0);
  124. /* Pass all GPIOs to the SOC layer so they are available to the board */
  125. qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL);
  126. /* TIMER */
  127. for (i = 0; i < NRF51_NUM_TIMERS; i++) {
  128. if (!object_property_set_uint(OBJECT(&s->timer[i]), "id", i, errp)) {
  129. return;
  130. }
  131. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), errp)) {
  132. return;
  133. }
  134. base_addr = NRF51_TIMER_BASE + i * NRF51_PERIPHERAL_SIZE;
  135. sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr);
  136. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0,
  137. qdev_get_gpio_in(DEVICE(&s->armv7m),
  138. BASE_TO_IRQ(base_addr)));
  139. }
  140. /* STUB Peripherals */
  141. memory_region_init_io(&s->clock, OBJECT(dev_soc), &clock_ops, NULL,
  142. "nrf51_soc.clock", NRF51_PERIPHERAL_SIZE);
  143. memory_region_add_subregion_overlap(&s->container,
  144. NRF51_IOMEM_BASE, &s->clock, -1);
  145. create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE,
  146. NRF51_IOMEM_SIZE);
  147. create_unimplemented_device("nrf51_soc.private",
  148. NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE);
  149. }
  150. static void nrf51_soc_init(Object *obj)
  151. {
  152. uint8_t i = 0;
  153. NRF51State *s = NRF51_SOC(obj);
  154. memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX);
  155. object_initialize_child(OBJECT(s), "armv6m", &s->armv7m, TYPE_ARMV7M);
  156. qdev_prop_set_string(DEVICE(&s->armv7m), "cpu-type",
  157. ARM_CPU_TYPE_NAME("cortex-m0"));
  158. qdev_prop_set_uint32(DEVICE(&s->armv7m), "num-irq", 32);
  159. object_initialize_child(obj, "uart", &s->uart, TYPE_NRF51_UART);
  160. object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev");
  161. object_initialize_child(obj, "rng", &s->rng, TYPE_NRF51_RNG);
  162. object_initialize_child(obj, "nvm", &s->nvm, TYPE_NRF51_NVM);
  163. object_initialize_child(obj, "gpio", &s->gpio, TYPE_NRF51_GPIO);
  164. for (i = 0; i < NRF51_NUM_TIMERS; i++) {
  165. object_initialize_child(obj, "timer[*]", &s->timer[i],
  166. TYPE_NRF51_TIMER);
  167. }
  168. s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
  169. }
  170. static const Property nrf51_soc_properties[] = {
  171. DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION,
  172. MemoryRegion *),
  173. DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE),
  174. DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size,
  175. NRF51822_FLASH_SIZE),
  176. };
  177. static void nrf51_soc_class_init(ObjectClass *klass, void *data)
  178. {
  179. DeviceClass *dc = DEVICE_CLASS(klass);
  180. dc->realize = nrf51_soc_realize;
  181. device_class_set_props(dc, nrf51_soc_properties);
  182. }
  183. static const TypeInfo nrf51_soc_info = {
  184. .name = TYPE_NRF51_SOC,
  185. .parent = TYPE_SYS_BUS_DEVICE,
  186. .instance_size = sizeof(NRF51State),
  187. .instance_init = nrf51_soc_init,
  188. .class_init = nrf51_soc_class_init,
  189. };
  190. static void nrf51_soc_types(void)
  191. {
  192. type_register_static(&nrf51_soc_info);
  193. }
  194. type_init(nrf51_soc_types)