fsl-imx25.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright (c) 2013 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX25 SOC emulation.
  5. *
  6. * Based on hw/arm/xlnx-zynqmp.c
  7. *
  8. * Copyright (C) 2015 Xilinx Inc
  9. * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  19. * for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qapi/error.h"
  26. #include "hw/arm/fsl-imx25.h"
  27. #include "system/system.h"
  28. #include "hw/qdev-properties.h"
  29. #include "chardev/char.h"
  30. #include "target/arm/cpu-qom.h"
  31. #define IMX25_ESDHC_CAPABILITIES 0x07e20000
  32. static void fsl_imx25_init(Object *obj)
  33. {
  34. FslIMX25State *s = FSL_IMX25(obj);
  35. int i;
  36. object_initialize_child(obj, "cpu", &s->cpu, ARM_CPU_TYPE_NAME("arm926"));
  37. object_initialize_child(obj, "avic", &s->avic, TYPE_IMX_AVIC);
  38. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX25_CCM);
  39. for (i = 0; i < FSL_IMX25_NUM_UARTS; i++) {
  40. object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_IMX_SERIAL);
  41. }
  42. for (i = 0; i < FSL_IMX25_NUM_GPTS; i++) {
  43. object_initialize_child(obj, "gpt[*]", &s->gpt[i], TYPE_IMX25_GPT);
  44. }
  45. for (i = 0; i < FSL_IMX25_NUM_EPITS; i++) {
  46. object_initialize_child(obj, "epit[*]", &s->epit[i], TYPE_IMX_EPIT);
  47. }
  48. object_initialize_child(obj, "fec", &s->fec, TYPE_IMX_FEC);
  49. object_initialize_child(obj, "rngc", &s->rngc, TYPE_IMX_RNGC);
  50. for (i = 0; i < FSL_IMX25_NUM_I2CS; i++) {
  51. object_initialize_child(obj, "i2c[*]", &s->i2c[i], TYPE_IMX_I2C);
  52. }
  53. for (i = 0; i < FSL_IMX25_NUM_GPIOS; i++) {
  54. object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_IMX_GPIO);
  55. }
  56. for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) {
  57. object_initialize_child(obj, "sdhc[*]", &s->esdhc[i], TYPE_IMX_USDHC);
  58. }
  59. for (i = 0; i < FSL_IMX25_NUM_USBS; i++) {
  60. object_initialize_child(obj, "usb[*]", &s->usb[i], TYPE_CHIPIDEA);
  61. }
  62. object_initialize_child(obj, "wdt", &s->wdt, TYPE_IMX2_WDT);
  63. }
  64. static void fsl_imx25_realize(DeviceState *dev, Error **errp)
  65. {
  66. FslIMX25State *s = FSL_IMX25(dev);
  67. uint8_t i;
  68. if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
  69. return;
  70. }
  71. if (!sysbus_realize(SYS_BUS_DEVICE(&s->avic), errp)) {
  72. return;
  73. }
  74. sysbus_mmio_map(SYS_BUS_DEVICE(&s->avic), 0, FSL_IMX25_AVIC_ADDR);
  75. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 0,
  76. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  77. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 1,
  78. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  79. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ccm), errp)) {
  80. return;
  81. }
  82. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX25_CCM_ADDR);
  83. /* Initialize all UARTs */
  84. for (i = 0; i < FSL_IMX25_NUM_UARTS; i++) {
  85. static const struct {
  86. hwaddr addr;
  87. unsigned int irq;
  88. } serial_table[FSL_IMX25_NUM_UARTS] = {
  89. { FSL_IMX25_UART1_ADDR, FSL_IMX25_UART1_IRQ },
  90. { FSL_IMX25_UART2_ADDR, FSL_IMX25_UART2_IRQ },
  91. { FSL_IMX25_UART3_ADDR, FSL_IMX25_UART3_IRQ },
  92. { FSL_IMX25_UART4_ADDR, FSL_IMX25_UART4_IRQ },
  93. { FSL_IMX25_UART5_ADDR, FSL_IMX25_UART5_IRQ }
  94. };
  95. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  96. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
  97. return;
  98. }
  99. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  100. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  101. qdev_get_gpio_in(DEVICE(&s->avic),
  102. serial_table[i].irq));
  103. }
  104. /* Initialize all GPT timers */
  105. for (i = 0; i < FSL_IMX25_NUM_GPTS; i++) {
  106. static const struct {
  107. hwaddr addr;
  108. unsigned int irq;
  109. } gpt_table[FSL_IMX25_NUM_GPTS] = {
  110. { FSL_IMX25_GPT1_ADDR, FSL_IMX25_GPT1_IRQ },
  111. { FSL_IMX25_GPT2_ADDR, FSL_IMX25_GPT2_IRQ },
  112. { FSL_IMX25_GPT3_ADDR, FSL_IMX25_GPT3_IRQ },
  113. { FSL_IMX25_GPT4_ADDR, FSL_IMX25_GPT4_IRQ }
  114. };
  115. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  116. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), errp)) {
  117. return;
  118. }
  119. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, gpt_table[i].addr);
  120. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  121. qdev_get_gpio_in(DEVICE(&s->avic),
  122. gpt_table[i].irq));
  123. }
  124. /* Initialize all EPIT timers */
  125. for (i = 0; i < FSL_IMX25_NUM_EPITS; i++) {
  126. static const struct {
  127. hwaddr addr;
  128. unsigned int irq;
  129. } epit_table[FSL_IMX25_NUM_EPITS] = {
  130. { FSL_IMX25_EPIT1_ADDR, FSL_IMX25_EPIT1_IRQ },
  131. { FSL_IMX25_EPIT2_ADDR, FSL_IMX25_EPIT2_IRQ }
  132. };
  133. s->epit[i].ccm = IMX_CCM(&s->ccm);
  134. if (!sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), errp)) {
  135. return;
  136. }
  137. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  138. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  139. qdev_get_gpio_in(DEVICE(&s->avic),
  140. epit_table[i].irq));
  141. }
  142. object_property_set_uint(OBJECT(&s->fec), "phy-num", s->phy_num,
  143. &error_abort);
  144. qemu_configure_nic_device(DEVICE(&s->fec), true, NULL);
  145. if (!sysbus_realize(SYS_BUS_DEVICE(&s->fec), errp)) {
  146. return;
  147. }
  148. sysbus_mmio_map(SYS_BUS_DEVICE(&s->fec), 0, FSL_IMX25_FEC_ADDR);
  149. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fec), 0,
  150. qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX25_FEC_IRQ));
  151. if (!sysbus_realize(SYS_BUS_DEVICE(&s->rngc), errp)) {
  152. return;
  153. }
  154. sysbus_mmio_map(SYS_BUS_DEVICE(&s->rngc), 0, FSL_IMX25_RNGC_ADDR);
  155. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rngc), 0,
  156. qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX25_RNGC_IRQ));
  157. /* Initialize all I2C */
  158. for (i = 0; i < FSL_IMX25_NUM_I2CS; i++) {
  159. static const struct {
  160. hwaddr addr;
  161. unsigned int irq;
  162. } i2c_table[FSL_IMX25_NUM_I2CS] = {
  163. { FSL_IMX25_I2C1_ADDR, FSL_IMX25_I2C1_IRQ },
  164. { FSL_IMX25_I2C2_ADDR, FSL_IMX25_I2C2_IRQ },
  165. { FSL_IMX25_I2C3_ADDR, FSL_IMX25_I2C3_IRQ }
  166. };
  167. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), errp)) {
  168. return;
  169. }
  170. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  171. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  172. qdev_get_gpio_in(DEVICE(&s->avic),
  173. i2c_table[i].irq));
  174. }
  175. /* Initialize all GPIOs */
  176. for (i = 0; i < FSL_IMX25_NUM_GPIOS; i++) {
  177. static const struct {
  178. hwaddr addr;
  179. unsigned int irq;
  180. } gpio_table[FSL_IMX25_NUM_GPIOS] = {
  181. { FSL_IMX25_GPIO1_ADDR, FSL_IMX25_GPIO1_IRQ },
  182. { FSL_IMX25_GPIO2_ADDR, FSL_IMX25_GPIO2_IRQ },
  183. { FSL_IMX25_GPIO3_ADDR, FSL_IMX25_GPIO3_IRQ },
  184. { FSL_IMX25_GPIO4_ADDR, FSL_IMX25_GPIO4_IRQ }
  185. };
  186. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), errp)) {
  187. return;
  188. }
  189. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  190. /* Connect GPIO IRQ to PIC */
  191. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  192. qdev_get_gpio_in(DEVICE(&s->avic),
  193. gpio_table[i].irq));
  194. }
  195. /* Initialize all SDHC */
  196. for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) {
  197. static const struct {
  198. hwaddr addr;
  199. unsigned int irq;
  200. } esdhc_table[FSL_IMX25_NUM_ESDHCS] = {
  201. { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ },
  202. { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ },
  203. };
  204. object_property_set_uint(OBJECT(&s->esdhc[i]), "sd-spec-version", 2,
  205. &error_abort);
  206. object_property_set_uint(OBJECT(&s->esdhc[i]), "capareg",
  207. IMX25_ESDHC_CAPABILITIES, &error_abort);
  208. object_property_set_uint(OBJECT(&s->esdhc[i]), "vendor",
  209. SDHCI_VENDOR_IMX, &error_abort);
  210. if (!sysbus_realize(SYS_BUS_DEVICE(&s->esdhc[i]), errp)) {
  211. return;
  212. }
  213. sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr);
  214. sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0,
  215. qdev_get_gpio_in(DEVICE(&s->avic),
  216. esdhc_table[i].irq));
  217. }
  218. /* USB */
  219. for (i = 0; i < FSL_IMX25_NUM_USBS; i++) {
  220. static const struct {
  221. hwaddr addr;
  222. unsigned int irq;
  223. } usb_table[FSL_IMX25_NUM_USBS] = {
  224. { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ },
  225. { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ },
  226. };
  227. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  228. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr);
  229. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
  230. qdev_get_gpio_in(DEVICE(&s->avic),
  231. usb_table[i].irq));
  232. }
  233. /* Watchdog */
  234. object_property_set_bool(OBJECT(&s->wdt), "pretimeout-support", true,
  235. &error_abort);
  236. sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_abort);
  237. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, FSL_IMX25_WDT_ADDR);
  238. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt), 0,
  239. qdev_get_gpio_in(DEVICE(&s->avic),
  240. FSL_IMX25_WDT_IRQ));
  241. /* initialize 2 x 16 KB ROM */
  242. if (!memory_region_init_rom(&s->rom[0], OBJECT(dev), "imx25.rom0",
  243. FSL_IMX25_ROM0_SIZE, errp)) {
  244. return;
  245. }
  246. memory_region_add_subregion(get_system_memory(), FSL_IMX25_ROM0_ADDR,
  247. &s->rom[0]);
  248. if (!memory_region_init_rom(&s->rom[1], OBJECT(dev), "imx25.rom1",
  249. FSL_IMX25_ROM1_SIZE, errp)) {
  250. return;
  251. }
  252. memory_region_add_subregion(get_system_memory(), FSL_IMX25_ROM1_ADDR,
  253. &s->rom[1]);
  254. /* initialize internal RAM (128 KB) */
  255. if (!memory_region_init_ram(&s->iram, NULL, "imx25.iram",
  256. FSL_IMX25_IRAM_SIZE, errp)) {
  257. return;
  258. }
  259. memory_region_add_subregion(get_system_memory(), FSL_IMX25_IRAM_ADDR,
  260. &s->iram);
  261. /* internal RAM (128 KB) is aliased over 128 MB - 128 KB */
  262. memory_region_init_alias(&s->iram_alias, OBJECT(dev), "imx25.iram_alias",
  263. &s->iram, 0, FSL_IMX25_IRAM_ALIAS_SIZE);
  264. memory_region_add_subregion(get_system_memory(), FSL_IMX25_IRAM_ALIAS_ADDR,
  265. &s->iram_alias);
  266. }
  267. static const Property fsl_imx25_properties[] = {
  268. DEFINE_PROP_UINT32("fec-phy-num", FslIMX25State, phy_num, 0),
  269. };
  270. static void fsl_imx25_class_init(ObjectClass *oc, void *data)
  271. {
  272. DeviceClass *dc = DEVICE_CLASS(oc);
  273. device_class_set_props(dc, fsl_imx25_properties);
  274. dc->realize = fsl_imx25_realize;
  275. dc->desc = "i.MX25 SOC";
  276. /*
  277. * Reason: uses serial_hds in realize and the imx25 board does not
  278. * support multiple CPUs
  279. */
  280. dc->user_creatable = false;
  281. }
  282. static const TypeInfo fsl_imx25_type_info = {
  283. .name = TYPE_FSL_IMX25,
  284. .parent = TYPE_DEVICE,
  285. .instance_size = sizeof(FslIMX25State),
  286. .instance_init = fsl_imx25_init,
  287. .class_init = fsl_imx25_class_init,
  288. };
  289. static void fsl_imx25_register_types(void)
  290. {
  291. type_register_static(&fsl_imx25_type_info);
  292. }
  293. type_init(fsl_imx25_register_types)