aspeed_ast27x0.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * ASPEED SoC 27x0 family
  3. *
  4. * Copyright (C) 2024 ASPEED Technology Inc.
  5. *
  6. * This code is licensed under the GPL version 2 or later. See
  7. * the COPYING file in the top-level directory.
  8. *
  9. * Implementation extracted from the AST2600 and adapted for AST27x0.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qapi/error.h"
  13. #include "hw/misc/unimp.h"
  14. #include "hw/arm/aspeed_soc.h"
  15. #include "hw/arm/bsa.h"
  16. #include "qemu/module.h"
  17. #include "qemu/error-report.h"
  18. #include "hw/i2c/aspeed_i2c.h"
  19. #include "net/net.h"
  20. #include "system/system.h"
  21. #include "hw/intc/arm_gicv3.h"
  22. #include "qobject/qlist.h"
  23. #include "qemu/log.h"
  24. static const hwaddr aspeed_soc_ast2700_memmap[] = {
  25. [ASPEED_DEV_SPI_BOOT] = 0x400000000,
  26. [ASPEED_DEV_SRAM] = 0x10000000,
  27. [ASPEED_DEV_SDMC] = 0x12C00000,
  28. [ASPEED_DEV_SCU] = 0x12C02000,
  29. [ASPEED_DEV_SCUIO] = 0x14C02000,
  30. [ASPEED_DEV_UART0] = 0X14C33000,
  31. [ASPEED_DEV_UART1] = 0X14C33100,
  32. [ASPEED_DEV_UART2] = 0X14C33200,
  33. [ASPEED_DEV_UART3] = 0X14C33300,
  34. [ASPEED_DEV_UART4] = 0X12C1A000,
  35. [ASPEED_DEV_UART5] = 0X14C33400,
  36. [ASPEED_DEV_UART6] = 0X14C33500,
  37. [ASPEED_DEV_UART7] = 0X14C33600,
  38. [ASPEED_DEV_UART8] = 0X14C33700,
  39. [ASPEED_DEV_UART9] = 0X14C33800,
  40. [ASPEED_DEV_UART10] = 0X14C33900,
  41. [ASPEED_DEV_UART11] = 0X14C33A00,
  42. [ASPEED_DEV_UART12] = 0X14C33B00,
  43. [ASPEED_DEV_WDT] = 0x14C37000,
  44. [ASPEED_DEV_VUART] = 0X14C30000,
  45. [ASPEED_DEV_FMC] = 0x14000000,
  46. [ASPEED_DEV_SPI0] = 0x14010000,
  47. [ASPEED_DEV_SPI1] = 0x14020000,
  48. [ASPEED_DEV_SPI2] = 0x14030000,
  49. [ASPEED_DEV_SDRAM] = 0x400000000,
  50. [ASPEED_DEV_MII1] = 0x14040000,
  51. [ASPEED_DEV_MII2] = 0x14040008,
  52. [ASPEED_DEV_MII3] = 0x14040010,
  53. [ASPEED_DEV_ETH1] = 0x14050000,
  54. [ASPEED_DEV_ETH2] = 0x14060000,
  55. [ASPEED_DEV_ETH3] = 0x14070000,
  56. [ASPEED_DEV_EMMC] = 0x12090000,
  57. [ASPEED_DEV_INTC] = 0x12100000,
  58. [ASPEED_DEV_SLI] = 0x12C17000,
  59. [ASPEED_DEV_SLIIO] = 0x14C1E000,
  60. [ASPEED_GIC_DIST] = 0x12200000,
  61. [ASPEED_GIC_REDIST] = 0x12280000,
  62. [ASPEED_DEV_ADC] = 0x14C00000,
  63. [ASPEED_DEV_I2C] = 0x14C0F000,
  64. [ASPEED_DEV_GPIO] = 0x14C0B000,
  65. [ASPEED_DEV_RTC] = 0x12C0F000,
  66. [ASPEED_DEV_SDHCI] = 0x14080000,
  67. [ASPEED_DEV_TIMER1] = 0x12C10000,
  68. };
  69. #define AST2700_MAX_IRQ 256
  70. /* Shared Peripheral Interrupt values below are offset by -32 from datasheet */
  71. static const int aspeed_soc_ast2700_irqmap[] = {
  72. [ASPEED_DEV_UART0] = 132,
  73. [ASPEED_DEV_UART1] = 132,
  74. [ASPEED_DEV_UART2] = 132,
  75. [ASPEED_DEV_UART3] = 132,
  76. [ASPEED_DEV_UART4] = 8,
  77. [ASPEED_DEV_UART5] = 132,
  78. [ASPEED_DEV_UART6] = 132,
  79. [ASPEED_DEV_UART7] = 132,
  80. [ASPEED_DEV_UART8] = 132,
  81. [ASPEED_DEV_UART9] = 132,
  82. [ASPEED_DEV_UART10] = 132,
  83. [ASPEED_DEV_UART11] = 132,
  84. [ASPEED_DEV_UART12] = 132,
  85. [ASPEED_DEV_FMC] = 131,
  86. [ASPEED_DEV_SDMC] = 0,
  87. [ASPEED_DEV_SCU] = 12,
  88. [ASPEED_DEV_ADC] = 130,
  89. [ASPEED_DEV_XDMA] = 5,
  90. [ASPEED_DEV_EMMC] = 15,
  91. [ASPEED_DEV_GPIO] = 130,
  92. [ASPEED_DEV_RTC] = 13,
  93. [ASPEED_DEV_TIMER1] = 16,
  94. [ASPEED_DEV_TIMER2] = 17,
  95. [ASPEED_DEV_TIMER3] = 18,
  96. [ASPEED_DEV_TIMER4] = 19,
  97. [ASPEED_DEV_TIMER5] = 20,
  98. [ASPEED_DEV_TIMER6] = 21,
  99. [ASPEED_DEV_TIMER7] = 22,
  100. [ASPEED_DEV_TIMER8] = 23,
  101. [ASPEED_DEV_WDT] = 131,
  102. [ASPEED_DEV_PWM] = 131,
  103. [ASPEED_DEV_LPC] = 128,
  104. [ASPEED_DEV_IBT] = 128,
  105. [ASPEED_DEV_I2C] = 130,
  106. [ASPEED_DEV_PECI] = 133,
  107. [ASPEED_DEV_ETH1] = 132,
  108. [ASPEED_DEV_ETH2] = 132,
  109. [ASPEED_DEV_ETH3] = 132,
  110. [ASPEED_DEV_HACE] = 4,
  111. [ASPEED_DEV_KCS] = 128,
  112. [ASPEED_DEV_DP] = 28,
  113. [ASPEED_DEV_I3C] = 131,
  114. [ASPEED_DEV_SDHCI] = 133,
  115. };
  116. /* GICINT 128 */
  117. static const int aspeed_soc_ast2700_gic128_intcmap[] = {
  118. [ASPEED_DEV_LPC] = 0,
  119. [ASPEED_DEV_IBT] = 2,
  120. [ASPEED_DEV_KCS] = 4,
  121. };
  122. /* GICINT 130 */
  123. static const int aspeed_soc_ast2700_gic130_intcmap[] = {
  124. [ASPEED_DEV_I2C] = 0,
  125. [ASPEED_DEV_ADC] = 16,
  126. [ASPEED_DEV_GPIO] = 18,
  127. };
  128. /* GICINT 131 */
  129. static const int aspeed_soc_ast2700_gic131_intcmap[] = {
  130. [ASPEED_DEV_I3C] = 0,
  131. [ASPEED_DEV_WDT] = 16,
  132. [ASPEED_DEV_FMC] = 25,
  133. [ASPEED_DEV_PWM] = 29,
  134. };
  135. /* GICINT 132 */
  136. static const int aspeed_soc_ast2700_gic132_intcmap[] = {
  137. [ASPEED_DEV_ETH1] = 0,
  138. [ASPEED_DEV_ETH2] = 1,
  139. [ASPEED_DEV_ETH3] = 2,
  140. [ASPEED_DEV_UART0] = 7,
  141. [ASPEED_DEV_UART1] = 8,
  142. [ASPEED_DEV_UART2] = 9,
  143. [ASPEED_DEV_UART3] = 10,
  144. [ASPEED_DEV_UART5] = 11,
  145. [ASPEED_DEV_UART6] = 12,
  146. [ASPEED_DEV_UART7] = 13,
  147. [ASPEED_DEV_UART8] = 14,
  148. [ASPEED_DEV_UART9] = 15,
  149. [ASPEED_DEV_UART10] = 16,
  150. [ASPEED_DEV_UART11] = 17,
  151. [ASPEED_DEV_UART12] = 18,
  152. };
  153. /* GICINT 133 */
  154. static const int aspeed_soc_ast2700_gic133_intcmap[] = {
  155. [ASPEED_DEV_SDHCI] = 1,
  156. [ASPEED_DEV_PECI] = 4,
  157. };
  158. /* GICINT 128 ~ 136 */
  159. struct gic_intc_irq_info {
  160. int irq;
  161. const int *ptr;
  162. };
  163. static const struct gic_intc_irq_info aspeed_soc_ast2700_gic_intcmap[] = {
  164. {128, aspeed_soc_ast2700_gic128_intcmap},
  165. {129, NULL},
  166. {130, aspeed_soc_ast2700_gic130_intcmap},
  167. {131, aspeed_soc_ast2700_gic131_intcmap},
  168. {132, aspeed_soc_ast2700_gic132_intcmap},
  169. {133, aspeed_soc_ast2700_gic133_intcmap},
  170. {134, NULL},
  171. {135, NULL},
  172. {136, NULL},
  173. };
  174. static qemu_irq aspeed_soc_ast2700_get_irq(AspeedSoCState *s, int dev)
  175. {
  176. Aspeed27x0SoCState *a = ASPEED27X0_SOC(s);
  177. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  178. int i;
  179. for (i = 0; i < ARRAY_SIZE(aspeed_soc_ast2700_gic_intcmap); i++) {
  180. if (sc->irqmap[dev] == aspeed_soc_ast2700_gic_intcmap[i].irq) {
  181. assert(aspeed_soc_ast2700_gic_intcmap[i].ptr);
  182. return qdev_get_gpio_in(DEVICE(&a->intc.orgates[i]),
  183. aspeed_soc_ast2700_gic_intcmap[i].ptr[dev]);
  184. }
  185. }
  186. return qdev_get_gpio_in(DEVICE(&a->gic), sc->irqmap[dev]);
  187. }
  188. static qemu_irq aspeed_soc_ast2700_get_irq_index(AspeedSoCState *s, int dev,
  189. int index)
  190. {
  191. Aspeed27x0SoCState *a = ASPEED27X0_SOC(s);
  192. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  193. int i;
  194. for (i = 0; i < ARRAY_SIZE(aspeed_soc_ast2700_gic_intcmap); i++) {
  195. if (sc->irqmap[dev] == aspeed_soc_ast2700_gic_intcmap[i].irq) {
  196. assert(aspeed_soc_ast2700_gic_intcmap[i].ptr);
  197. return qdev_get_gpio_in(DEVICE(&a->intc.orgates[i]),
  198. aspeed_soc_ast2700_gic_intcmap[i].ptr[dev] + index);
  199. }
  200. }
  201. /*
  202. * Invalid orgate index, device irq should be 128 to 136.
  203. */
  204. g_assert_not_reached();
  205. }
  206. static uint64_t aspeed_ram_capacity_read(void *opaque, hwaddr addr,
  207. unsigned int size)
  208. {
  209. qemu_log_mask(LOG_GUEST_ERROR,
  210. "%s: DRAM read out of ram size, addr:0x%" PRIx64 "\n",
  211. __func__, addr);
  212. return 0;
  213. }
  214. static void aspeed_ram_capacity_write(void *opaque, hwaddr addr, uint64_t data,
  215. unsigned int size)
  216. {
  217. AspeedSoCState *s = ASPEED_SOC(opaque);
  218. ram_addr_t ram_size;
  219. MemTxResult result;
  220. ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
  221. &error_abort);
  222. assert(ram_size > 0);
  223. /*
  224. * Emulate ddr capacity hardware behavior.
  225. * If writes the data to the address which is beyond the ram size,
  226. * it would write the data to the "address % ram_size".
  227. */
  228. result = address_space_write(&s->dram_as, addr % ram_size,
  229. MEMTXATTRS_UNSPECIFIED, &data, 4);
  230. if (result != MEMTX_OK) {
  231. qemu_log_mask(LOG_GUEST_ERROR,
  232. "%s: DRAM write failed, addr:0x%" HWADDR_PRIx
  233. ", data :0x%" PRIx64 "\n",
  234. __func__, addr % ram_size, data);
  235. }
  236. }
  237. static const MemoryRegionOps aspeed_ram_capacity_ops = {
  238. .read = aspeed_ram_capacity_read,
  239. .write = aspeed_ram_capacity_write,
  240. .endianness = DEVICE_LITTLE_ENDIAN,
  241. .valid = {
  242. .min_access_size = 1,
  243. .max_access_size = 8,
  244. },
  245. };
  246. /*
  247. * SDMC should be realized first to get correct RAM size and max size
  248. * values
  249. */
  250. static bool aspeed_soc_ast2700_dram_init(DeviceState *dev, Error **errp)
  251. {
  252. ram_addr_t ram_size, max_ram_size;
  253. Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev);
  254. AspeedSoCState *s = ASPEED_SOC(dev);
  255. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  256. ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
  257. &error_abort);
  258. max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size",
  259. &error_abort);
  260. memory_region_init(&s->dram_container, OBJECT(s), "ram-container",
  261. ram_size);
  262. memory_region_add_subregion(&s->dram_container, 0, s->dram_mr);
  263. address_space_init(&s->dram_as, s->dram_mr, "dram");
  264. /*
  265. * Add a memory region beyond the RAM region to emulate
  266. * ddr capacity hardware behavior.
  267. */
  268. if (ram_size < max_ram_size) {
  269. memory_region_init_io(&a->dram_empty, OBJECT(s),
  270. &aspeed_ram_capacity_ops, s,
  271. "ram-empty", max_ram_size - ram_size);
  272. memory_region_add_subregion(s->memory,
  273. sc->memmap[ASPEED_DEV_SDRAM] + ram_size,
  274. &a->dram_empty);
  275. }
  276. memory_region_add_subregion(s->memory,
  277. sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container);
  278. return true;
  279. }
  280. static void aspeed_soc_ast2700_init(Object *obj)
  281. {
  282. Aspeed27x0SoCState *a = ASPEED27X0_SOC(obj);
  283. AspeedSoCState *s = ASPEED_SOC(obj);
  284. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  285. int i;
  286. char socname[8];
  287. char typename[64];
  288. if (sscanf(sc->name, "%7s", socname) != 1) {
  289. g_assert_not_reached();
  290. }
  291. for (i = 0; i < sc->num_cpus; i++) {
  292. object_initialize_child(obj, "cpu[*]", &a->cpu[i],
  293. aspeed_soc_cpu_type(sc));
  294. }
  295. object_initialize_child(obj, "gic", &a->gic, gicv3_class_name());
  296. object_initialize_child(obj, "scu", &s->scu, TYPE_ASPEED_2700_SCU);
  297. qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
  298. sc->silicon_rev);
  299. object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
  300. "hw-strap1");
  301. object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
  302. "hw-strap2");
  303. object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
  304. "hw-prot-key");
  305. object_initialize_child(obj, "scuio", &s->scuio, TYPE_ASPEED_2700_SCUIO);
  306. qdev_prop_set_uint32(DEVICE(&s->scuio), "silicon-rev",
  307. sc->silicon_rev);
  308. snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
  309. object_initialize_child(obj, "fmc", &s->fmc, typename);
  310. for (i = 0; i < sc->spis_num; i++) {
  311. snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i, socname);
  312. object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
  313. }
  314. snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
  315. object_initialize_child(obj, "sdmc", &s->sdmc, typename);
  316. object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
  317. "ram-size");
  318. for (i = 0; i < sc->wdts_num; i++) {
  319. snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
  320. object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
  321. }
  322. for (i = 0; i < sc->macs_num; i++) {
  323. object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
  324. TYPE_FTGMAC100);
  325. object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII);
  326. }
  327. for (i = 0; i < sc->uarts_num; i++) {
  328. object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
  329. }
  330. object_initialize_child(obj, "sli", &s->sli, TYPE_ASPEED_2700_SLI);
  331. object_initialize_child(obj, "sliio", &s->sliio, TYPE_ASPEED_2700_SLIIO);
  332. object_initialize_child(obj, "intc", &a->intc, TYPE_ASPEED_2700_INTC);
  333. snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
  334. object_initialize_child(obj, "adc", &s->adc, typename);
  335. snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
  336. object_initialize_child(obj, "i2c", &s->i2c, typename);
  337. snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
  338. object_initialize_child(obj, "gpio", &s->gpio, typename);
  339. object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
  340. snprintf(typename, sizeof(typename), "aspeed.sdhci-%s", socname);
  341. object_initialize_child(obj, "sd-controller", &s->sdhci, typename);
  342. object_property_set_int(OBJECT(&s->sdhci), "num-slots", 1, &error_abort);
  343. /* Init sd card slot class here so that they're under the correct parent */
  344. object_initialize_child(obj, "sd-controller.sdhci",
  345. &s->sdhci.slots[0], TYPE_SYSBUS_SDHCI);
  346. object_initialize_child(obj, "emmc-controller", &s->emmc, typename);
  347. object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort);
  348. object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0],
  349. TYPE_SYSBUS_SDHCI);
  350. snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
  351. object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
  352. }
  353. /*
  354. * ASPEED ast2700 has 0x0 as cluster ID
  355. *
  356. * https://developer.arm.com/documentation/100236/0100/register-descriptions/aarch64-system-registers/multiprocessor-affinity-register--el1
  357. */
  358. static uint64_t aspeed_calc_affinity(int cpu)
  359. {
  360. return (0x0 << ARM_AFF1_SHIFT) | cpu;
  361. }
  362. static bool aspeed_soc_ast2700_gic_realize(DeviceState *dev, Error **errp)
  363. {
  364. Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev);
  365. AspeedSoCState *s = ASPEED_SOC(dev);
  366. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  367. SysBusDevice *gicbusdev;
  368. DeviceState *gicdev;
  369. QList *redist_region_count;
  370. int i;
  371. gicbusdev = SYS_BUS_DEVICE(&a->gic);
  372. gicdev = DEVICE(&a->gic);
  373. qdev_prop_set_uint32(gicdev, "revision", 3);
  374. qdev_prop_set_uint32(gicdev, "num-cpu", sc->num_cpus);
  375. qdev_prop_set_uint32(gicdev, "num-irq", AST2700_MAX_IRQ + GIC_INTERNAL);
  376. redist_region_count = qlist_new();
  377. qlist_append_int(redist_region_count, sc->num_cpus);
  378. qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count);
  379. if (!sysbus_realize(gicbusdev, errp)) {
  380. return false;
  381. }
  382. sysbus_mmio_map(gicbusdev, 0, sc->memmap[ASPEED_GIC_DIST]);
  383. sysbus_mmio_map(gicbusdev, 1, sc->memmap[ASPEED_GIC_REDIST]);
  384. for (i = 0; i < sc->num_cpus; i++) {
  385. DeviceState *cpudev = DEVICE(&a->cpu[i]);
  386. int intidbase = AST2700_MAX_IRQ + i * GIC_INTERNAL;
  387. const int timer_irq[] = {
  388. [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ,
  389. [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ,
  390. [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ,
  391. [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ,
  392. };
  393. int j;
  394. for (j = 0; j < ARRAY_SIZE(timer_irq); j++) {
  395. qdev_connect_gpio_out(cpudev, j,
  396. qdev_get_gpio_in(gicdev, intidbase + timer_irq[j]));
  397. }
  398. qemu_irq irq = qdev_get_gpio_in(gicdev,
  399. intidbase + ARCH_GIC_MAINT_IRQ);
  400. qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt",
  401. 0, irq);
  402. qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
  403. qdev_get_gpio_in(gicdev, intidbase + VIRTUAL_PMU_IRQ));
  404. sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
  405. sysbus_connect_irq(gicbusdev, i + sc->num_cpus,
  406. qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
  407. sysbus_connect_irq(gicbusdev, i + 2 * sc->num_cpus,
  408. qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
  409. sysbus_connect_irq(gicbusdev, i + 3 * sc->num_cpus,
  410. qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
  411. }
  412. return true;
  413. }
  414. static void aspeed_soc_ast2700_realize(DeviceState *dev, Error **errp)
  415. {
  416. int i;
  417. Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev);
  418. AspeedSoCState *s = ASPEED_SOC(dev);
  419. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  420. AspeedINTCClass *ic = ASPEED_INTC_GET_CLASS(&a->intc);
  421. g_autofree char *sram_name = NULL;
  422. qemu_irq irq;
  423. /* Default boot region (SPI memory or ROMs) */
  424. memory_region_init(&s->spi_boot_container, OBJECT(s),
  425. "aspeed.spi_boot_container", 0x400000000);
  426. memory_region_add_subregion(s->memory, sc->memmap[ASPEED_DEV_SPI_BOOT],
  427. &s->spi_boot_container);
  428. /* CPU */
  429. for (i = 0; i < sc->num_cpus; i++) {
  430. object_property_set_int(OBJECT(&a->cpu[i]), "mp-affinity",
  431. aspeed_calc_affinity(i), &error_abort);
  432. object_property_set_int(OBJECT(&a->cpu[i]), "cntfrq", 1125000000,
  433. &error_abort);
  434. object_property_set_link(OBJECT(&a->cpu[i]), "memory",
  435. OBJECT(s->memory), &error_abort);
  436. if (!qdev_realize(DEVICE(&a->cpu[i]), NULL, errp)) {
  437. return;
  438. }
  439. }
  440. /* GIC */
  441. if (!aspeed_soc_ast2700_gic_realize(dev, errp)) {
  442. return;
  443. }
  444. /* INTC */
  445. if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc), errp)) {
  446. return;
  447. }
  448. aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc), 0,
  449. sc->memmap[ASPEED_DEV_INTC]);
  450. /* GICINT orgates -> INTC -> GIC */
  451. for (i = 0; i < ic->num_ints; i++) {
  452. qdev_connect_gpio_out(DEVICE(&a->intc.orgates[i]), 0,
  453. qdev_get_gpio_in(DEVICE(&a->intc), i));
  454. sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc), i,
  455. qdev_get_gpio_in(DEVICE(&a->gic),
  456. aspeed_soc_ast2700_gic_intcmap[i].irq));
  457. }
  458. /* SRAM */
  459. sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&a->cpu[0])->cpu_index);
  460. if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size,
  461. errp)) {
  462. return;
  463. }
  464. memory_region_add_subregion(s->memory,
  465. sc->memmap[ASPEED_DEV_SRAM], &s->sram);
  466. /* SCU */
  467. if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
  468. return;
  469. }
  470. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
  471. /* SCU1 */
  472. if (!sysbus_realize(SYS_BUS_DEVICE(&s->scuio), errp)) {
  473. return;
  474. }
  475. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scuio), 0,
  476. sc->memmap[ASPEED_DEV_SCUIO]);
  477. /* UART */
  478. if (!aspeed_soc_uart_realize(s, errp)) {
  479. return;
  480. }
  481. /* FMC, The number of CS is set at the board level */
  482. object_property_set_int(OBJECT(&s->fmc), "dram-base",
  483. sc->memmap[ASPEED_DEV_SDRAM],
  484. &error_abort);
  485. object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
  486. &error_abort);
  487. if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
  488. return;
  489. }
  490. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
  491. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
  492. ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
  493. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
  494. aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
  495. /* Set up an alias on the FMC CE0 region (boot default) */
  496. MemoryRegion *fmc0_mmio = &s->fmc.flashes[0].mmio;
  497. memory_region_init_alias(&s->spi_boot, OBJECT(s), "aspeed.spi_boot",
  498. fmc0_mmio, 0, memory_region_size(fmc0_mmio));
  499. memory_region_add_subregion(&s->spi_boot_container, 0x0, &s->spi_boot);
  500. /* SPI */
  501. for (i = 0; i < sc->spis_num; i++) {
  502. object_property_set_link(OBJECT(&s->spi[i]), "dram",
  503. OBJECT(s->dram_mr), &error_abort);
  504. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
  505. return;
  506. }
  507. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
  508. sc->memmap[ASPEED_DEV_SPI0 + i]);
  509. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
  510. ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
  511. }
  512. /*
  513. * SDMC - SDRAM Memory Controller
  514. * The SDMC controller is unlocked at SPL stage.
  515. * At present, only supports to emulate booting
  516. * start from u-boot stage. Set SDMC controller
  517. * unlocked by default. It is a temporarily solution.
  518. */
  519. object_property_set_bool(OBJECT(&s->sdmc), "unlocked", true,
  520. &error_abort);
  521. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
  522. return;
  523. }
  524. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0,
  525. sc->memmap[ASPEED_DEV_SDMC]);
  526. /* RAM */
  527. if (!aspeed_soc_ast2700_dram_init(dev, errp)) {
  528. return;
  529. }
  530. /* Net */
  531. for (i = 0; i < sc->macs_num; i++) {
  532. object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
  533. &error_abort);
  534. object_property_set_bool(OBJECT(&s->ftgmac100[i]), "dma64", true,
  535. &error_abort);
  536. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
  537. return;
  538. }
  539. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  540. sc->memmap[ASPEED_DEV_ETH1 + i]);
  541. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  542. aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
  543. object_property_set_link(OBJECT(&s->mii[i]), "nic",
  544. OBJECT(&s->ftgmac100[i]), &error_abort);
  545. if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) {
  546. return;
  547. }
  548. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->mii[i]), 0,
  549. sc->memmap[ASPEED_DEV_MII1 + i]);
  550. }
  551. /* Watch dog */
  552. for (i = 0; i < sc->wdts_num; i++) {
  553. AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
  554. hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize;
  555. object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
  556. &error_abort);
  557. if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
  558. return;
  559. }
  560. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset);
  561. }
  562. /* SLI */
  563. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sli), errp)) {
  564. return;
  565. }
  566. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sli), 0, sc->memmap[ASPEED_DEV_SLI]);
  567. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sliio), errp)) {
  568. return;
  569. }
  570. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sliio), 0,
  571. sc->memmap[ASPEED_DEV_SLIIO]);
  572. /* ADC */
  573. if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
  574. return;
  575. }
  576. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
  577. sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
  578. aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
  579. /* I2C */
  580. object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
  581. &error_abort);
  582. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
  583. return;
  584. }
  585. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
  586. for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
  587. /*
  588. * The AST2700 I2C controller has one source INTC per bus.
  589. * I2C buses interrupt are connected to GICINT130_INTC
  590. * from bit 0 to bit 15.
  591. * I2C bus 0 is connected to GICINT130_INTC at bit 0.
  592. * I2C bus 15 is connected to GICINT130_INTC at bit 15.
  593. */
  594. irq = aspeed_soc_ast2700_get_irq_index(s, ASPEED_DEV_I2C, i);
  595. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq);
  596. }
  597. /* GPIO */
  598. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
  599. return;
  600. }
  601. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
  602. sc->memmap[ASPEED_DEV_GPIO]);
  603. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
  604. aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
  605. /* RTC */
  606. if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
  607. return;
  608. }
  609. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
  610. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
  611. aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
  612. /* SDHCI */
  613. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
  614. return;
  615. }
  616. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0,
  617. sc->memmap[ASPEED_DEV_SDHCI]);
  618. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
  619. aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
  620. /* eMMC */
  621. if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) {
  622. return;
  623. }
  624. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->emmc), 0,
  625. sc->memmap[ASPEED_DEV_EMMC]);
  626. sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0,
  627. aspeed_soc_get_irq(s, ASPEED_DEV_EMMC));
  628. /* Timer */
  629. object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
  630. &error_abort);
  631. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
  632. return;
  633. }
  634. aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
  635. sc->memmap[ASPEED_DEV_TIMER1]);
  636. for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
  637. irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
  638. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
  639. }
  640. create_unimplemented_device("ast2700.dpmcu", 0x11000000, 0x40000);
  641. create_unimplemented_device("ast2700.iomem0", 0x12000000, 0x01000000);
  642. create_unimplemented_device("ast2700.iomem1", 0x14000000, 0x01000000);
  643. create_unimplemented_device("ast2700.ltpi", 0x30000000, 0x1000000);
  644. create_unimplemented_device("ast2700.io", 0x0, 0x4000000);
  645. }
  646. static void aspeed_soc_ast2700_class_init(ObjectClass *oc, void *data)
  647. {
  648. static const char * const valid_cpu_types[] = {
  649. ARM_CPU_TYPE_NAME("cortex-a35"),
  650. NULL
  651. };
  652. DeviceClass *dc = DEVICE_CLASS(oc);
  653. AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
  654. /* Reason: The Aspeed SoC can only be instantiated from a board */
  655. dc->user_creatable = false;
  656. dc->realize = aspeed_soc_ast2700_realize;
  657. sc->name = "ast2700-a0";
  658. sc->valid_cpu_types = valid_cpu_types;
  659. sc->silicon_rev = AST2700_A0_SILICON_REV;
  660. sc->sram_size = 0x20000;
  661. sc->spis_num = 3;
  662. sc->wdts_num = 8;
  663. sc->macs_num = 1;
  664. sc->uarts_num = 13;
  665. sc->num_cpus = 4;
  666. sc->uarts_base = ASPEED_DEV_UART0;
  667. sc->irqmap = aspeed_soc_ast2700_irqmap;
  668. sc->memmap = aspeed_soc_ast2700_memmap;
  669. sc->get_irq = aspeed_soc_ast2700_get_irq;
  670. }
  671. static const TypeInfo aspeed_soc_ast27x0_types[] = {
  672. {
  673. .name = TYPE_ASPEED27X0_SOC,
  674. .parent = TYPE_ASPEED_SOC,
  675. .instance_size = sizeof(Aspeed27x0SoCState),
  676. .abstract = true,
  677. }, {
  678. .name = "ast2700-a0",
  679. .parent = TYPE_ASPEED27X0_SOC,
  680. .instance_init = aspeed_soc_ast2700_init,
  681. .class_init = aspeed_soc_ast2700_class_init,
  682. },
  683. };
  684. DEFINE_TYPES(aspeed_soc_ast27x0_types)