cpu-common.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * QEMU CPU model
  3. *
  4. * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see
  18. * <http://www.gnu.org/licenses/gpl-2.0.html>
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "hw/core/cpu.h"
  23. #include "sysemu/hw_accel.h"
  24. #include "qemu/notify.h"
  25. #include "qemu/log.h"
  26. #include "qemu/main-loop.h"
  27. #include "exec/log.h"
  28. #include "exec/cpu-common.h"
  29. #include "qemu/error-report.h"
  30. #include "qemu/qemu-print.h"
  31. #include "sysemu/tcg.h"
  32. #include "hw/boards.h"
  33. #include "hw/qdev-properties.h"
  34. #include "trace.h"
  35. #include "qemu/plugin.h"
  36. CPUState *cpu_by_arch_id(int64_t id)
  37. {
  38. CPUState *cpu;
  39. CPU_FOREACH(cpu) {
  40. CPUClass *cc = CPU_GET_CLASS(cpu);
  41. if (cc->get_arch_id(cpu) == id) {
  42. return cpu;
  43. }
  44. }
  45. return NULL;
  46. }
  47. bool cpu_exists(int64_t id)
  48. {
  49. return !!cpu_by_arch_id(id);
  50. }
  51. CPUState *cpu_create(const char *typename)
  52. {
  53. Error *err = NULL;
  54. CPUState *cpu = CPU(object_new(typename));
  55. if (!qdev_realize(DEVICE(cpu), NULL, &err)) {
  56. error_report_err(err);
  57. object_unref(OBJECT(cpu));
  58. exit(EXIT_FAILURE);
  59. }
  60. return cpu;
  61. }
  62. /* Resetting the IRQ comes from across the code base so we take the
  63. * BQL here if we need to. cpu_interrupt assumes it is held.*/
  64. void cpu_reset_interrupt(CPUState *cpu, int mask)
  65. {
  66. bool need_lock = !qemu_mutex_iothread_locked();
  67. if (need_lock) {
  68. qemu_mutex_lock_iothread();
  69. }
  70. cpu->interrupt_request &= ~mask;
  71. if (need_lock) {
  72. qemu_mutex_unlock_iothread();
  73. }
  74. }
  75. void cpu_exit(CPUState *cpu)
  76. {
  77. qatomic_set(&cpu->exit_request, 1);
  78. /* Ensure cpu_exec will see the exit request after TCG has exited. */
  79. smp_wmb();
  80. qatomic_set(&cpu->neg.icount_decr.u16.high, -1);
  81. }
  82. static int cpu_common_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg)
  83. {
  84. return 0;
  85. }
  86. static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
  87. {
  88. return 0;
  89. }
  90. void cpu_dump_state(CPUState *cpu, FILE *f, int flags)
  91. {
  92. CPUClass *cc = CPU_GET_CLASS(cpu);
  93. if (cc->dump_state) {
  94. cpu_synchronize_state(cpu);
  95. cc->dump_state(cpu, f, flags);
  96. }
  97. }
  98. void cpu_reset(CPUState *cpu)
  99. {
  100. device_cold_reset(DEVICE(cpu));
  101. trace_cpu_reset(cpu->cpu_index);
  102. }
  103. static void cpu_common_reset_hold(Object *obj)
  104. {
  105. CPUState *cpu = CPU(obj);
  106. CPUClass *cc = CPU_GET_CLASS(cpu);
  107. if (qemu_loglevel_mask(CPU_LOG_RESET)) {
  108. qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
  109. log_cpu_state(cpu, cc->reset_dump_flags);
  110. }
  111. cpu->interrupt_request = 0;
  112. cpu->halted = cpu->start_powered_off;
  113. cpu->mem_io_pc = 0;
  114. cpu->icount_extra = 0;
  115. qatomic_set(&cpu->neg.icount_decr.u32, 0);
  116. cpu->neg.can_do_io = true;
  117. cpu->exception_index = -1;
  118. cpu->crash_occurred = false;
  119. cpu->cflags_next_tb = -1;
  120. cpu_exec_reset_hold(cpu);
  121. }
  122. static bool cpu_common_has_work(CPUState *cs)
  123. {
  124. return false;
  125. }
  126. ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
  127. {
  128. ObjectClass *oc;
  129. CPUClass *cc;
  130. oc = object_class_by_name(typename);
  131. cc = CPU_CLASS(oc);
  132. assert(cc->class_by_name);
  133. assert(cpu_model);
  134. oc = cc->class_by_name(cpu_model);
  135. if (oc == NULL || object_class_is_abstract(oc)) {
  136. return NULL;
  137. }
  138. return oc;
  139. }
  140. static void cpu_common_parse_features(const char *typename, char *features,
  141. Error **errp)
  142. {
  143. char *val;
  144. static bool cpu_globals_initialized;
  145. /* Single "key=value" string being parsed */
  146. char *featurestr = features ? strtok(features, ",") : NULL;
  147. /* should be called only once, catch invalid users */
  148. assert(!cpu_globals_initialized);
  149. cpu_globals_initialized = true;
  150. while (featurestr) {
  151. val = strchr(featurestr, '=');
  152. if (val) {
  153. GlobalProperty *prop = g_new0(typeof(*prop), 1);
  154. *val = 0;
  155. val++;
  156. prop->driver = typename;
  157. prop->property = g_strdup(featurestr);
  158. prop->value = g_strdup(val);
  159. qdev_prop_register_global(prop);
  160. } else {
  161. error_setg(errp, "Expected key=value format, found %s.",
  162. featurestr);
  163. return;
  164. }
  165. featurestr = strtok(NULL, ",");
  166. }
  167. }
  168. static void cpu_common_realizefn(DeviceState *dev, Error **errp)
  169. {
  170. CPUState *cpu = CPU(dev);
  171. Object *machine = qdev_get_machine();
  172. /* qdev_get_machine() can return something that's not TYPE_MACHINE
  173. * if this is one of the user-only emulators; in that case there's
  174. * no need to check the ignore_memory_transaction_failures board flag.
  175. */
  176. if (object_dynamic_cast(machine, TYPE_MACHINE)) {
  177. MachineClass *mc = MACHINE_GET_CLASS(machine);
  178. if (mc) {
  179. cpu->ignore_memory_transaction_failures =
  180. mc->ignore_memory_transaction_failures;
  181. }
  182. }
  183. if (dev->hotplugged) {
  184. cpu_synchronize_post_init(cpu);
  185. cpu_resume(cpu);
  186. }
  187. /* NOTE: latest generic point where the cpu is fully realized */
  188. }
  189. static void cpu_common_unrealizefn(DeviceState *dev)
  190. {
  191. CPUState *cpu = CPU(dev);
  192. /* NOTE: latest generic point before the cpu is fully unrealized */
  193. cpu_exec_unrealizefn(cpu);
  194. }
  195. static void cpu_common_initfn(Object *obj)
  196. {
  197. CPUState *cpu = CPU(obj);
  198. CPUClass *cc = CPU_GET_CLASS(obj);
  199. cpu->cpu_index = UNASSIGNED_CPU_INDEX;
  200. cpu->cluster_index = UNASSIGNED_CLUSTER_INDEX;
  201. cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
  202. /* user-mode doesn't have configurable SMP topology */
  203. /* the default value is changed by qemu_init_vcpu() for system-mode */
  204. cpu->nr_cores = 1;
  205. cpu->nr_threads = 1;
  206. cpu->cflags_next_tb = -1;
  207. qemu_mutex_init(&cpu->work_mutex);
  208. qemu_lockcnt_init(&cpu->in_ioctl_lock);
  209. QSIMPLEQ_INIT(&cpu->work_list);
  210. QTAILQ_INIT(&cpu->breakpoints);
  211. QTAILQ_INIT(&cpu->watchpoints);
  212. cpu_exec_initfn(cpu);
  213. }
  214. static void cpu_common_finalize(Object *obj)
  215. {
  216. CPUState *cpu = CPU(obj);
  217. qemu_lockcnt_destroy(&cpu->in_ioctl_lock);
  218. qemu_mutex_destroy(&cpu->work_mutex);
  219. }
  220. static int64_t cpu_common_get_arch_id(CPUState *cpu)
  221. {
  222. return cpu->cpu_index;
  223. }
  224. static void cpu_class_init(ObjectClass *klass, void *data)
  225. {
  226. DeviceClass *dc = DEVICE_CLASS(klass);
  227. ResettableClass *rc = RESETTABLE_CLASS(klass);
  228. CPUClass *k = CPU_CLASS(klass);
  229. k->parse_features = cpu_common_parse_features;
  230. k->get_arch_id = cpu_common_get_arch_id;
  231. k->has_work = cpu_common_has_work;
  232. k->gdb_read_register = cpu_common_gdb_read_register;
  233. k->gdb_write_register = cpu_common_gdb_write_register;
  234. set_bit(DEVICE_CATEGORY_CPU, dc->categories);
  235. dc->realize = cpu_common_realizefn;
  236. dc->unrealize = cpu_common_unrealizefn;
  237. rc->phases.hold = cpu_common_reset_hold;
  238. cpu_class_init_props(dc);
  239. /*
  240. * Reason: CPUs still need special care by board code: wiring up
  241. * IRQs, adding reset handlers, halting non-first CPUs, ...
  242. */
  243. dc->user_creatable = false;
  244. }
  245. static const TypeInfo cpu_type_info = {
  246. .name = TYPE_CPU,
  247. .parent = TYPE_DEVICE,
  248. .instance_size = sizeof(CPUState),
  249. .instance_init = cpu_common_initfn,
  250. .instance_finalize = cpu_common_finalize,
  251. .abstract = true,
  252. .class_size = sizeof(CPUClass),
  253. .class_init = cpu_class_init,
  254. };
  255. static void cpu_register_types(void)
  256. {
  257. type_register_static(&cpu_type_info);
  258. }
  259. type_init(cpu_register_types)